A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods

被引:5
|
作者
Ghaderi, Noushin [1 ]
Erfani-jazi, Hamid Reza [1 ]
Mohseni-Mirabadi, Mehdi [1 ]
机构
[1] Shahrekord Univ, Fac Engn, Shahrekord 8818634141, Iran
关键词
D O I
10.1155/2016/8202581
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A divider-less, low power, and low jitter phase-locked loop (PLL) is presented in this paper. An extra simple open loop phase frequency detector (PFD) is proposed which reduces the power consumption and increases the overall speed. A novel bulk driven Wilson charge pump circuit, whose performance is enhanced by some optimization algorithms, is also introduced to get high output swing and high current matching. The designed PLL is utilized in a 0.18 mu m CMOS process with a 1.8V power supply. It has a wide locking range frequency of 500 MHz to 5 GHz. In addition, through the use of a dead-zone-less PFD and a divider-less PLL, the overall jitter is decreased significantly.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Low Noise-Low Power Digital Phase-Locked Loop
    Saber, M.
    Jitsumatsu, Y.
    Khan, M. T. A.
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1324 - 1329
  • [2] A low-noise phase-locked loop design by loop bandwidth optimization
    Lim, K
    Park, CH
    Kim, DS
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) : 807 - 815
  • [3] A low jitter and low-power phase-locked loop design
    Chen, KH
    Liao, HS
    Tzou, LJ
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 257 - 260
  • [4] A 6.8GHz low-power and low-phase-noise phase-locked loop design
    Fu, Zhongtao
    Lee, John
    Apsel, Alyssa
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1732 - 1735
  • [5] Ultra-Low Noise Optical Phase-Locked Loop
    Ayotte, Simon
    Babin, Andre
    Costin, Francois
    FIBER LASERS XI: TECHNOLOGY, SYSTEMS, AND APPLICATIONS, 2014, 8961
  • [6] A low-power phase-locked loop for UWB applications
    Rapinoja, Tapio
    Stadius, Kari
    Halonen, Kari
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 54 (02) : 95 - 103
  • [7] A low-voltage low-power CMOS phase-locked loop
    Chang, RC
    Kuo, LC
    Chen, HM
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (05) : 997 - 1006
  • [8] A low-power phase-locked loop for UWB applications
    Tapio Rapinoja
    Kari Stadius
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2008, 54 : 95 - 103
  • [9] A low-power phase-locked loop for UWB applications
    Rapinoja, Tapio
    Stadius, Kari
    Halonen, Kari
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 23 - +
  • [10] A low-chip area and low-phase noise hybrid phase-locked loop
    Huang, Jhin-Fang
    Hsu, Chien-Ming
    Chen, Kuo-Lung
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2012, 54 (10) : 2295 - 2300