ENHANCED MOBILITY TOP-GATE AMORPHOUS-SILICON THIN-FILM TRANSISTOR WITH SELECTIVELY DEPOSITED SOURCE DRAIN CONTACTS

被引:17
|
作者
PARSONS, GN
机构
[1] IBM Research Center, Thomas J. Watson Research Center, Yorktown Heights, NY.
关键词
D O I
10.1109/55.144965
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Amorphous silicon thin-film transistors (TFT's), in a top-gate staggered electrode structure, have been prepared using selectively deposited doped silicon contact layers, formed in-situ by plasma-enhanced chemical vapor deposition (PECVD). Selective deposition reduces the number of processing steps and assures the formation of low-resistance contacts. Devices fabricated with two photomasks and one plasma deposition step show saturation and linear mobilities as high as 1.1 and 0.9 cm2/V . s, respectively, with threshold voltages between 3 and 6 V. On/off ratios are > 10(6) with a subthreshold slope of 0.8 V/decade. The mobilities are at least a factor of 2 higher than previously reported for top-gate structures, and are similar to values reported for bottom-gate (inverted staggered) TFT's.
引用
收藏
页码:80 / 82
页数:3
相关论文
共 50 条
  • [41] Pentacene thin-film transistor with NiOx as a source/drain electrode deposited with sputtering
    Yun, Dong-Jin
    Rhee, Shi-Woo
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2008, 155 (11) : H899 - H902
  • [42] Transmission Line Model testing of top-gate amorphous silicon thin film transistors
    Tosic, N.
    Kuper, F.G.
    Mouthaan, T.
    Annual Proceedings - Reliability Physics (Symposium), 2000, : 289 - 294
  • [43] Comparison of N2 and Ar plasma treatment for source/drain formation in self-aligned top-gate amorphous InGaZnO thin film transistor
    Lu, Hongjuan
    Ren, Chongyang
    Xiao, Xiang
    Xiao, Yuxiang
    Wang, Cuicui
    Zhang, Shengdong
    2016 23RD INTERNATIONAL WORKSHOP ON ACTIVE-MATRIX FLATPANEL DISPLAYS AND DEVICES (AM-FPD), 2016, : 131 - 134
  • [44] High-Performance Top-Gate Thin-Film Transistor with an Ultra-Thin Channel Layer
    Yen, Te Jui
    Chin, Albert
    Gritsenko, Vladimir
    NANOMATERIALS, 2020, 10 (11) : 1 - 8
  • [45] Enhanced adhesion and performance of the source/drain electrode using a single-layered Ag(Cu) film for an amorphous silicon thin-film transistor
    Hong, SJ
    Lee, S
    Park, JB
    Yang, HJ
    Ko, YK
    Lee, JG
    Cho, BS
    Jeong, CO
    Chung, KH
    APPLIED PHYSICS LETTERS, 2003, 83 (16) : 3419 - 3421
  • [46] A DEVICE MODEL FOR THE AMORPHOUS-SILICON STAGGERED-ELECTRODE THIN-FILM TRANSISTOR
    TROUTMAN, RR
    KOTWAL, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (12) : 2915 - 2922
  • [47] An amorphous-silicon thin-film transistor model including variable resistance effect
    Tanizawa, M
    Kikuta, S
    Nakagawa, N
    Ishikawa, K
    Kotani, N
    Miyoshi, H
    SISPAD '96 - 1996 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 1996, : 181 - 182
  • [48] PROCESS-CONTROLLED STAGGERED AMBIPOLAR AMORPHOUS-SILICON THIN-FILM TRANSISTOR
    WU, BS
    HAO, CW
    WU, TK
    CHEN, MS
    JOW, MY
    CHEN, HK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (12) : 2903 - 2907
  • [49] Amorphous-silicon thin-film transistor with two-step exposure process
    Chen, PF
    Chen, JH
    Chen, DI
    Sung, HJ
    Hwang, JW
    Lu, IM
    DISPLAY TECHNOLOGIES III, 2000, 4079 : 217 - 220
  • [50] Self-aligned nanocrystalline silicon thin-film transistor with deposited n+ source/drain layer
    Cheng, I-Chun
    Wagner, Sigurd
    AMORPHOUS AND POLYCRYSTALLINE THIN-FILM SILICON SCIENCE AND TECHNOLOGY 2007, 2007, 989 : 255 - 260