ENHANCED MOBILITY TOP-GATE AMORPHOUS-SILICON THIN-FILM TRANSISTOR WITH SELECTIVELY DEPOSITED SOURCE DRAIN CONTACTS

被引:17
|
作者
PARSONS, GN
机构
[1] IBM Research Center, Thomas J. Watson Research Center, Yorktown Heights, NY.
关键词
D O I
10.1109/55.144965
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Amorphous silicon thin-film transistors (TFT's), in a top-gate staggered electrode structure, have been prepared using selectively deposited doped silicon contact layers, formed in-situ by plasma-enhanced chemical vapor deposition (PECVD). Selective deposition reduces the number of processing steps and assures the formation of low-resistance contacts. Devices fabricated with two photomasks and one plasma deposition step show saturation and linear mobilities as high as 1.1 and 0.9 cm2/V . s, respectively, with threshold voltages between 3 and 6 V. On/off ratios are > 10(6) with a subthreshold slope of 0.8 V/decade. The mobilities are at least a factor of 2 higher than previously reported for top-gate structures, and are similar to values reported for bottom-gate (inverted staggered) TFT's.
引用
收藏
页码:80 / 82
页数:3
相关论文
共 50 条