Design and Implementation of a Configurable Real-Time FPGA-Based TM-CFAR Processor for Radar Target Detection

被引:0
|
作者
Alsuwailem, Abdullah M. [1 ]
Alshebeili, Saleh A. [1 ]
Alamar, Mohammed [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Dhahran, Saudi Arabia
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2008年 / 3卷 / 3-4期
关键词
CFAR; FPGA; Target detection; Radar;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The signal returns from radar targets are usually buried in thermal noise and clutter. Target detection is commonly performed by comparing radar returns to an adaptive threshold such that a constant false alarm rate (CFAR) is maintained. The threshold in a CFAR detector is set on a cell by cell basis according to the estimated noise/clutter power, which is determined by processing a group of reference cells surrounding the cell under investigation. In this paper, a configurable Field Programmable Gate Array (FPGA)-based hardware architecture for Trimmed Mean (TM)-CFAR processor for radar target detection is presented. The proposed processor is designed, implemented, and tested using Stratix FPGA chip (EP2S60F1020C4 device). The system has the advantages of being simple, fast, and flexible with low development cost. For a reference window of length 16 cells, the experimental results carried out using Altera development kit showed that the proposed processor works properly with a processing speed up to 100 MHz.
引用
收藏
页码:241 / 256
页数:16
相关论文
共 50 条
  • [41] FPGA-based real-time implementation of a digital reactivity-meter
    Messai, A.
    Abdellani, I.
    Mellit, A.
    PROGRESS IN NUCLEAR ENERGY, 2022, 150
  • [42] FPGA-Based Sobel Edge Detector Implementation for Real-Time Applications
    El Hajjouji, Ismail
    El Mourabit, Aimad
    Ezzine, Abdelhak
    Asrih, Zakaria
    Mars, Salah
    PROCEEDINGS OF THE MEDITERRANEAN CONFERENCE ON INFORMATION & COMMUNICATION TECHNOLOGIES 2015 (MEDCT 2015), VOL 2, 2016, 381 : 681 - 686
  • [43] FPGA-Based Hardware Implementation of Real-Time Optical Flow Calculation
    Seyid, Kerem
    Richaud, Andrea
    Capoccia, Raffaele
    Leblebici, Yusuf
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2018, 28 (01) : 206 - 216
  • [44] FPGA-Based Real-Time Implementation of Bivariate Empirical Mode Decomposition
    Malik, Qasim Waheed
    Rehman, Naveed Ur
    Gull, Sikender
    Ehsan, Shoaib
    McDonald-Maier, Klaus D.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (01) : 118 - 137
  • [45] FPGA-Based Real-Time Implementation of Detection Algorithm for Automatic Traffic Surveillance Sensor Network
    Wojcikowski, Marek
    Zaglewski, Robert
    Pankiewicz, Bogdan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (01): : 1 - 18
  • [46] Design and FPGA Implementation of a Real-time Processor for the HDR Conversion of Images and Videos
    Licciardo, Gian Domenico
    Cappetta, Carmine
    Di Benedetto, Luigi
    2016 8TH COMPUTER SCIENCE AND ELECTRONIC ENGINEERING CONFERENCE (CEEC), 2016, : 192 - 197
  • [47] FPGA-Based Real-Time Implementation of Detection Algorithm for Automatic Traffic Surveillance Sensor Network
    Marek Wójcikowski
    Robert Żaglewski
    Bogdan Pankiewicz
    Journal of Signal Processing Systems, 2012, 68 : 1 - 18
  • [48] FPGA-based design and implementation of data acquisition and real-time processing for laser ultrasound propagation
    Abbas, Syed Haider
    Lee, Jung-Ryul
    Kim, Zaeill
    INTERNATIONAL JOURNAL OF AERONAUTICAL AND SPACE SCIENCES, 2016, 17 (04) : 467 - 475
  • [49] An FPGA based Implementation of a CFAR Processor Applied to a Pulse-Compression Radar System
    Simic, Slobodan
    Andric, Milenko
    Zrnic, Bojan
    RADIOENGINEERING, 2014, 23 (01) : 73 - 83
  • [50] Configurable FPGA-Based Outlier Detection for Time Series Data
    MacEachern, Leonard
    Vazhbakht, Ghazaleh
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 142 - 145