Implementation of high-speed fixed-point dividers on FPGA

被引:0
|
作者
Sorokin, Nikolay [1 ]
机构
[1] Pacif Natl Univ, Tikhookeanskaya str,136, Khabarovsk 680035, Russia
来源
关键词
high-precision computations; fixed-point division; modular design; programmable logic; FPGA;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Study deals with implementations of fixed-point division modules based on different algorithms on basis of Xilinx FPGAs. We show that our implementation of the non-restoring algorithm is significantly faster and smaller than the 32-bit IP Core "Pipelined Divider" from Xilinx. For example, the speed of the 32-bit designed module is almost 245 MHz vs. 193 MHz from Xilinx divider. Moreover, high-speed parameterized modules are designed to provide arbitrary precision of the fixed-point division, for example, with 64-bit or 128-bit operands and large fixed-point result.
引用
收藏
页码:8 / 11
页数:4
相关论文
共 50 条
  • [21] Compact Fixed-Point Filter Implementation
    Karimov, Timur I.
    Butusov, Denis N.
    Andreev, Valerii S.
    Rybin, Vyacheslav G.
    Kaplun, Dmitry I.
    PROCEEDINGS OF THE 2018 22ND CONFERENCE OF OPEN INNOVATIONS ASSOCIATION (FRUCT), 2018, : 73 - 78
  • [22] High-Speed FPGA Implementation for DWT of Lifting Scheme
    Wang, Wei
    Du, Zhiyun
    Zeng, Yong
    2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 2096 - 2099
  • [23] High-speed FPGA Implementation of an Improved LMS Algorithm
    Dong, Xianglei
    Li, Huiyong
    Wang, Yu
    2013 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PROBLEM-SOLVING (ICCP), 2013, : 342 - 345
  • [24] The Design and Implementation of High-Speed Codec Based on FPGA
    Ren, Weiji
    Liu, Hao
    2018 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN), 2018, : 427 - 432
  • [25] High Speed Fixed Point DSOGI PLL Implementation on FPGA for Synchronization of Grid Connected Power Converters
    Cossutta, Pablo
    Pablo Aguirre, Miguel
    Angelico Engelhardt, Mathias
    Cao, Andres
    Ines Valla, Maria
    2014 IEEE 23RD INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2014, : 1372 - 1377
  • [26] VERSATILE CHIRP SINE GENERATOR ON FIXED-POINT FPGA
    Kunz, Jan
    Benes, Petr
    ACTA POLYTECHNICA, 2020, 60 (06) : 462 - 468
  • [27] Fast Fixed-point Bicubic Interpolation Algorithm on FPGA
    Koljonen, Janne
    Bochko, Vladimir A.
    Lauronen, Sami J.
    Alander, Jarmo T.
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [28] FPGA-Based High-Speed Energy-Efficient 32-Bit Fixed-Point MAC Architecture for DSP Application in IoT Edge Computing
    Nagar, Mitul Sudhirkumar
    Patel, Sohan H.
    Engineer, Pinalkumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (14)
  • [29] FPGA Implementation of a Decimal Floating-Point Accurate Scalar Product Unit with a Parallel Fixed-Point Multiplier
    Baesler, Malte
    Teufel, Thomas
    2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 6 - 11
  • [30] Design and DSP Implementation of Fixed-Point Systems
    Martin Coors
    Holger Keding
    Olaf Lüthje
    Heinrich Meyr
    EURASIP Journal on Advances in Signal Processing, 2002