A dual-rate burst-mode bit synchronization and data recovery circuit with fast optimum decision phase calculation

被引:5
|
作者
Ossieur, Peter [1 ]
Bauwelinck, Johan [1 ]
Yin, Xin [1 ]
Melange, Cedric [1 ]
Baekelandt, Bart [1 ]
De Ridder, Tine [1 ]
Qiu, Xing-Zhi [1 ]
Vandewege, Jan [1 ]
机构
[1] Univ Ghent, INTEC Design, B-9000 Ghent, Belgium
关键词
Passive optical networks; Burst-mode transmission; Data recovery circuit; CLOCK;
D O I
10.1016/j.aeue.2008.07.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel burst-mode bit synchronization and data recovery circuit for use in passive optical networks are presented that can operate at either 1.25 Gb/s or 622 Mb/s. The circuit principle is based upon shifting the incoming burst such that its maximum eye opening is phase aligned with the rising edges of an external, fixed reference clock. This is accomplished by oversampling the incoming data signal by a factor 10. During the preamble of each burst, the correct phase shift is calculated from these samples using a fast, digital algorithm, which determines the correct phase shift using 20 bits from the preamble of each burst. The digital algorithm combines centre phase picking with majority voting to increase robustness against noise. Once the fast determination of the required phase shift is finished, the circuit switches to a tracking mode, and tracks the optimum phase shift alongside the entire burst length. At least 72 consecutive identical digits can be tolerated. The circuit was implemented in a 0.13-mu m CMOS technology. Measurement results are reported, which confirm the operation of the presented circuit. (c) 2008 Elsevier GmbH. All rights reserved.
引用
收藏
页码:931 / 938
页数:8
相关论文
共 50 条
  • [21] A 1.25-Gb/s burst-mode half-rate clock and data recovery circuit using realigned oscillation
    Yang, Ching-Yuan
    Lin, Jung-Mao
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (01): : 196 - 200
  • [22] A 1.25/10.3-Gbit/s AC-coupled Dual-rate Burst-mode Receiver without Reset Signals
    Hara, Kazutaka
    Kimura, Shunji
    Nakamura, Hirotaka
    Yoshimoto, Naoto
    Tsubokawa, Makoto
    Nishimura, Kazuyoshi
    Nakamura, Makoto
    Nishihara, Susumu
    2008 34TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC), 2008,
  • [23] Digital dual-rate burst-mode receiver for 10G and 1G coexistence in optical access networks
    Mendinueta, Jose Manuel Delgado
    Mitchell, John E.
    Bayvel, Polina
    Thomsen, Benn C.
    OPTICS EXPRESS, 2011, 19 (15): : 14060 - 14066
  • [24] 622-Mbit/s burst-mode clock and data recovery circuit with duty control in a jitter reduction circuit
    Park, CS
    Lee, CG
    Park, CS
    OPTICAL ENGINEERING, 2005, 44 (08)
  • [25] A 10G/1G dual-rate burst-mode receiver for next generation optical access networks
    Nogawa, Masafumi
    Katsurai, Hiroaki
    Koizumi, Hiroshi
    NTT Technical Review, 2014, 12 (11):
  • [26] A multibitrate burst-mode CDR circuit with bit-rate discrimination function from 52 to 1244 Mb/s
    Kobayashi, S
    Hashimoto, M
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2001, 13 (11) : 1221 - 1223
  • [27] A 10-Gb/s, 1.24 pJ/bit, Burst-Mode Clock and Data Recovery With Jitter Suppression
    Su, Ming-Chiuan
    Chen, Wei-Zen
    Wu, Pei-Si
    Chen, Yu-Hsiang
    Lee, Chao-Cheng
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) : 743 - 751
  • [28] A 10Gbps, 1.24pJ/bit, Burst-Mode Clock and Data Recovery with Jitter Suppression
    Su, Ming-Chiuan
    Chen, Wei-Zen
    Wu, Pei-Si
    Chen, Yu-Hsian
    Lee, Chao-Cheng
    Jou, Shyh-Jye
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [29] A 3.125-Gb/s burst-mode clock and data recovery circuit with a data-injection oscillator using half rate clock techniques
    Wu, Kai Pong
    Yang, Ching-Yuan
    Wu, Hsin-Ming
    Lin, Jung-Mao
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1081 - +
  • [30] 1.25/2.5-Gb/s dual bit-rate burst-mode clock recovery circuits in 0.18-μm CMOS technology
    Han, Pyung-Su
    Choi, Woo-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (01) : 38 - 42