An effective fault ordering heuristic for SAT-based dynamic test compaction techniques

被引:0
|
作者
Eggersgluss, Stephan [1 ]
Drechsler, Rolf [2 ]
机构
[1] Univ Bremen, Inst Comp Sci, Bremen, Germany
[2] Cyber Phys Syst DFKI GmbH, Bremen, Germany
来源
IT-INFORMATION TECHNOLOGY | 2014年 / 56卷 / 04期
关键词
Test; Fault ordering; Compaction; Heuristic; Circuit;
D O I
10.1515/itit-2013-1041
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Each chip is subjected to a post-production test after fabrication. A set of test patterns is applied to filter out defective devices. The size of this test set is an important issue. Generally, large test sets increase the test costs. Therefore, test compaction techniques are applied to obtain a compact test set. The effectiveness of these technique is significantly influenced by fault ordering. This paper describes how information about hard-to-detect faults can be extracted from an untestable identification phase and be used to develop a fault ordering technique which is able to reduce the pattern counts of highly compacted test sets generated by a SAT-based dynamic test compaction approach.
引用
收藏
页码:157 / 164
页数:8
相关论文
共 50 条
  • [21] Incremental Solving Techniques for SAT-based ATPG
    Tille, Daniel
    Eggersgluess, Stephan
    Drechsler, Rolf
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (07) : 1125 - 1130
  • [22] Search techniques for SAT-based Boolean optimization
    Department of Computer Engineering, American University of Sharjah, Sharjah, United Arab Emirates
    Met. Finish., 2006, 6 (436-447):
  • [23] Search techniques for SAT-based boolean optimization
    Aloul, Fadi A.
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 2006, 343 (4-5): : 436 - 447
  • [24] Improved SAT-based ATPG: More Constraints, Better Compaction
    Eggersgluess, Stephan
    Wille, Robert
    Drechsler, Rolf
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 85 - 90
  • [25] Enhancing SAT-Based Test Pattern Generation
    刘歆
    熊有伦
    JournalofElectronicScienceandTechnologyofChina, 2005, (02) : 134 - 139
  • [26] Dynamic abstraction using SAT-based BMC
    Zhang, L
    Prasad, MR
    Hsiao, MS
    Sidle, T
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 754 - 757
  • [27] SAT-based algorithm of verification for port order fault
    Shao, M
    Li, GH
    Li, XW
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 478 - 481
  • [28] SAT-Based Techniques for Lexicographically Smallest Finite Models
    Janota, Mikolas
    Chow, Choiwah
    Araujo, Joao
    Codish, Michael
    Vojtechovsky, Petr
    THIRTY-EIGHTH AAAI CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL 38 NO 8, 2024, : 8048 - 8056
  • [29] Improving test pattern compactness in SAT-based ATPG
    Eggersgluess, Stephan
    Drechsler, Rolf
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 445 - 450
  • [30] SAT-based Reversible Gate/Wire Replacement Fault Testing
    Sultana, Sayeeda
    Fekr, Atena Roshan
    Radecka, Katarzyna
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 1075 - 1078