A BIPOLAR DIVIDED WORD-LINE SCHEME FOR A HIGH-SPEED AND LARGE-CAPACITY BICMOS SRAM

被引:0
|
作者
DOUSEKI, T
NAGAYAMA, T
OHMORI, Y
机构
关键词
BICMOS; ECL INTERFACE; SRAM; ECL-CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A divided word-line scheme which uses a bipolar current-switch circuit is proposed. This structure allows high-speed and low-power operation by reducing the logic swing in the long main word lines and decreasing the current in the nonselected decoder. Two key circuits, the bipolar main decoder and the section decoder, are described in detail. These circuits, with a bipolar two-level cascode current-switch circuit, enable the SRAM to operate on a low external supply voltage. To demonstrate the effectiveness of this concept, an ECL100K interface 256-kb SRAM is designed and fabricated using 0.8-mum BiCMOS technology. A typical address access time of 5.5 ns and the power consumption of 750 mW are obtained.
引用
收藏
页码:1364 / 1368
页数:5
相关论文
共 50 条
  • [21] HIGH-SPEED LARGE-CAPACITY PUMPED STORAGE EQUIPMENT FOR OKUYOSHINO POWER-STATION
    TAKAHASHI, J
    HIOKI, T
    HARADA, K
    SHIRASU, K
    FURUSAWA, T
    KATO, N
    TOSHIBA REVIEW, 1977, (112): : 33 - 39
  • [22] Substrate modeling for RF and high-speed bipolar/BiCMOS circuits
    Strähle, S
    Pfost, M
    PROCEEDINGS OF THE 2003 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2003, : 85 - 92
  • [23] High-speed spring operated mechanism for high-voltage large-capacity gas circuit breakers
    Hashimoto, Hiroaki
    Ookubo, Kenichi
    Hirose, Makoto
    IEEJ Transactions on Power and Energy, 2014, 134 (01) : 49 - 56
  • [24] Optical Inter-satellite Communication Technology for High-Speed, Large-Capacity Data Communications
    Masakazu, Yukizane
    Yusuke, Yokota
    Toshihiro, Kurii
    NEC Technical Journal, 2021, 16 (01): : 154 - 157
  • [25] Large-Capacity and High-Speed Instruction Cache Based on Divide-by-2 Memory Banks
    Li Q.-Q.
    Yu Z.-G.
    Sun Y.
    Wei J.-H.
    Gu X.-F.
    Journal of Electronic Science and Technology, 2021, 19 (04) : 335 - 349
  • [26] Large-Capacity and High-Speed Instruction Cache Based on Divide-by-2 Memory Banks
    Qing-Qing Li
    Zhi-Guo Yu
    Yi Sun
    Jing-He Wei
    Xiao-Feng Gu
    Journal of Electronic Science and Technology, 2021, (04) : 335 - 349
  • [27] Large-Capacity and High-Speed Instruction Cache Based on Divide-by-2 Memory Banks
    QingQing Li
    ZhiGuo Yu
    Yi Sun
    JingHe Wei
    XiaoFeng Gu
    Journal of Electronic Science and Technology, 2021, 19 (04) : 335 - 349
  • [28] High-speed and large-capacity RFID inventory method using 1-bit flag
    Kameda, Suguru
    Yamaguchi, Atsuyoshi
    Fukuyo, Satoru
    Oguma, Hiroshi
    2006 3RD INTERNATIONAL SYMPOSIUM ON WIRELESS COMMUNICATION SYSTEMS, VOLS 1-2, 2006, : 569 - +
  • [29] AN EFFECTIVE DEFECT-REPAIR SCHEME FOR A HIGH-SPEED SRAM
    OOKUMA, S
    SATO, K
    IDE, A
    AOKI, H
    AKIOKA, T
    UCHIDA, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (11) : 1620 - 1625
  • [30] High-speed sense circuit techniques for a 1-Mbit BiCMOS cache SRAM
    Emori, A
    Suzuki, K
    Yukutake, S
    Ookuma, S
    Mitumoto, K
    Akioka, T
    Iwamura, M
    Akiyama, N
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1998, 81 (08): : 55 - 63