LOW-COST AND LOW-POWER SILICON NPN BIPOLAR PROCESS WITH NMOS TRANSISTORS (ADRF) FOR RF AND MICROWAVE APPLICATIONS

被引:9
|
作者
O, K [1 ]
GARONE, P [1 ]
TSAI, C [1 ]
DAWE, G [1 ]
SCHARF, B [1 ]
TEWKSBURY, T [1 ]
KERMARREC, C [1 ]
YASAITIS, J [1 ]
机构
[1] ANALOG DEVICES INC,WILMINGTON,MA 01887
关键词
D O I
10.1109/16.464412
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A silicon bipolar process for RF and microwave applications, which features 25-GHz double-polysilicon self-aligned npn bipolar transistors with 5,5-V BVCEO, optional 0.7-mu m (L(eff)) NMOS transistors with p(+) polysilicon gates for switch applications, lateral pnp transistors, high and low valued resistors, p(+) polysilicon-to-n(+) plug capacitors, and inductors is described. The npn transistors utilize nitride-oxide composite spacers formed using sacrificial TEOS spacers, a process which is simpler than the previously reported composite spacer processes, Use of the composite spacer structure virtually eliminates problems relating to the extrinsic-intrinsic base link-up and reduces plasma induced damage associated with the conventional spacer process. Microwave and RF capabilities of the process up to several GHz are demonstrated by fabricating and characterizing RF amplifiers, low noise amplifiers, and RF switches.
引用
收藏
页码:1831 / 1840
页数:10
相关论文
共 50 条
  • [41] A Low-Power Low-Cost Design of Primary Synchronization Signal Detection
    Ma, Chixiang
    Cao, Hao
    Lin, Ping
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (07) : 1161 - 1166
  • [42] Low-Cost and Low-Power Video Filtering with Parallel Many Cores
    Gener, Y. Serhan
    Yildiz, Abdullah
    Goren, Sezer
    2015 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2015, : 921 - 925
  • [43] Laser phosphor display boasts low-cost, low-power design
    不详
    LASER FOCUS WORLD, 2010, 46 (04): : 10 - 10
  • [44] Design and validation of a low-cost, low-power, clockwork insulin pump
    Pooke, Francis
    Payne, Matthew
    Holder-Pearson, Lui
    Chase, J. Geoffrey
    IFAC PAPERSONLINE, 2023, 56 (02): : 9018 - 9023
  • [45] Stacked strained silicon transistors for low-power high-performance circuit applications
    Ramakrishnan, H.
    Shedabale, S.
    Russell, G.
    Yakovlev, A.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1793 - 1798
  • [46] Design techniques for a low-power low-cost CMOS A/D converter
    Chang, DY
    Lee, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (08) : 1244 - 1248
  • [47] Low-Cost Low-Power Bypassing-Based Multiplier Design
    Yan, Jin-Tai
    Chen, Zhi-Wei
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2338 - 2341
  • [48] Intelligent, low-power and low-cost measurement system for energy consumption
    Minosi, A
    Martinola, A
    Mankan, S
    Balzanini, F
    Kostadinov, AN
    Prevostini, M
    VECIMS'03: 2003 IEEE INTERNATIONAL SYMPOSIUM ON VIRTUAL ENVIRONMENTS, HUMAN-COMPUTER INTERFACES AND MEASUREMENT SYSTEMS, 2003, : 125 - 130
  • [49] Single-Event Effects in Low-Cost, Low-Power Microprocessors
    Quinn, Heather
    Fairbanks, Tom
    Tripp, Justin L.
    Duran, George
    Lopez, Beatrice
    2014 IEEE RADIATION EFFECTS DATA WORKSHOP (REDW), 2014,
  • [50] Low-cost, low-power crosspoint switch lowers barriers to HDTV
    Mannion, P
    ELECTRONIC DESIGN, 1999, 47 (23) : 61 - +