Scalable Delay Fault BIST for Use with Low-Cost ATE

被引:0
|
作者
Ilia Polian
Bernd Becker
机构
[1] Albert-Ludwigs-University,Institute of Computer Science
来源
关键词
BIST; delay testing; IP cores; thermal constraints; symbolic methods; SAT;
D O I
暂无
中图分类号
学科分类号
摘要
We present a BIST architecture based on a Multi-Input Signature Register (MISR) expanding single input vectors into sequences, which are used for testing of delay faults. Input vectors can be stored on-chip or in the ATE; in the latter case, a low speed tester can be employed though the sequences are applied at-speed to the block-under-test. The number of input vectors (and thus the area demand on-chip or ATE memory requirements) can be traded for the test application time.
引用
收藏
页码:181 / 197
页数:16
相关论文
共 50 条
  • [21] A Low-cost BIST Design Supporting Offline and Online Tests
    Ahmad Menbari
    Hadi Jahanirad
    Journal of Electronic Testing, 2022, 38 : 107 - 123
  • [22] A Low-Cost Output Response Analyzer Circuit for ADC BIST
    Ting, Hsin-Wen
    Chao, I-Jen
    Lien, Yu-Chang
    Chang, Soon-Jyh
    Liu, Bin-Da
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 371 - 374
  • [23] A low-cost concurrent BIST scheme for increased-dependability
    Voyiatzis, L
    Halatsis, C
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2005, 2 (02) : 150 - 156
  • [24] A low-cost input vector monitoring concurrent BIST Scheme
    Voyiatzis, I.
    Efstathiou, C.
    Sgouropoulou, C.
    PROCEEDINGS OF THE 2013 IEEE 19TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2013, : 179 - 180
  • [25] Multi-Chains Encoding Scheme in Low-Cost ATE
    Chen, Gong-Han
    Wu, Po-Han
    Rau, Jiann-Chyi
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1587 - 1590
  • [26] A low-cost BIST architecture for linear histogram testing of ADCs
    Azaïs, F
    Bernard, S
    Bertrand, Y
    Renovell, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (02): : 139 - 147
  • [27] DEBUG ATE SYSTEMS RAPIDLY WITH A LOW-COST BUS ANALYZER
    URDANETA, N
    KING, B
    ELECTRONIC DESIGN, 1981, 29 (13) : 111 - 115
  • [28] Analysis and measurement of fault coverage in a combined ATE and BIST environment
    Hashempour, H
    Meyer, FJ
    Lombardi, F
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (02) : 300 - 307
  • [29] NEW LOW-COST ATE GIVES YOU MORE FOR THE MONEY
    JACOB, G
    EE-EVALUATION ENGINEERING, 1994, 33 (06): : 40 - &
  • [30] The use of warehouse automation technology for scalable and low-cost direct air capture
    Mc Queen, Noah
    Drennan, David
    FRONTIERS IN CLIMATE, 2024, 6