Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages

被引:0
|
作者
Ling Wang
Yingtao Jiang
Henry Selvaraj
机构
[1] Harbin Institute of Technology,Department of Computer Science and Technology
[2] University of Nevada,Department of Electrical & Computer Engineering
[3] Las Vegas,undefined
来源
关键词
low power; multiple supply voltages; partitioning; resource constraints; timing constraints; scheduling;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a time-constrained algorithm and a resource-constrained algorithm to minimize the power consumption with resources operating at multiple voltages. The input to both schemes is an unscheduled data flow graph (DFG), and the timing or the resource constraints. In the paper, partitioning is considered with scheduling in the proposed algorithms as multiple voltage design can lead to an increase in interconnection complexity at layout level. That is, in the proposed algorithms power consumption is first reduced by the scheduling step, and then the partitioning step takes over to decrease the interconnection complexity. Both time-constrained and resource-constrained algorithms have time complexity of o(n2), where n is the number of nodes in the DFG. Experiments with a number of DSP benchmarks show that the proposed algorithms achieve the power reduction under timing constraints and resource constraints by an average of 46.5 and 20%, respectively.
引用
收藏
页码:93 / 113
页数:20
相关论文
共 50 条
  • [31] Energy minimization using multiple supply voltages
    Chang, JM
    Pedram, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 436 - 443
  • [32] Energy minimization using multiple supply voltages
    Chang, JM
    Pedram, M
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 157 - 162
  • [33] Energy minimization using multiple supply voltages
    Univ of Southern California, Los Angeles, United States
    IEEE Trans Very Large Scale Integr VLSI Syst, 4 (436-443):
  • [34] Low-power CRMOS with subvolt supply voltages
    Stan, MR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 394 - 400
  • [35] Decoupling capacitors for power distribution systems with multiple power supply voltages
    Popovich, M
    Friedman, EG
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 331 - 334
  • [36] Evaluation of Interconnect-Complexity-Aware Low-Power VLSI Design Using Multiple Supply and Threshold Voltages
    Waidyasooriya, Hasitha Muthumala
    Hariyama, Masanori
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3596 - 3606
  • [37] A system level memory power optimization technique using multiple supply and threshold voltages
    Ishihara, T
    Asada, K
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 456 - 461
  • [38] Automated low-power technique exploiting multiple supply voltages applied to a media processor
    Usami, K
    Nogami, K
    Igarashi, M
    Minami, F
    Kawasaki, Y
    Ishikawa, T
    Kanazawa, M
    Aoki, T
    Takano, M
    Mizuno, C
    Ichida, M
    Sonoda, S
    Takahashi, M
    Hatanaka, N
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 131 - 134
  • [39] Automated low-power technique exploiting multiple supply voltages applied to a media processor
    Usami, K
    Igarashi, M
    Minami, F
    Ishikawa, T
    Kanazawa, M
    Ichida, M
    Nogami, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 463 - 472
  • [40] A low power scheduling tool for SOC designs
    Mahdoum, A
    Badache, N
    Bessalah, H
    IWSSIP 2005: PROCEEDINGS OF THE 12TH INTERNATIONAL WORSHOP ON SYSTEMS, SIGNALS & IMAGE PROCESSING, 2005, : 367 - 372