Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub - 3nm Stacked Si Gate-All-Around Nanosheet FET

被引:0
|
作者
Nisha Yadav
Sunil Jadav
Gaurav Saini
机构
[1] J.C.Bose University of Science and Technology,Department of Electronics Engineering
[2] YMCA,Department of Electronics and Communication Engineering
[3] National Institute of Technology,undefined
来源
Silicon | 2023年 / 15卷
关键词
Gate-all-around (GAA); Nanosheet FETs; DC and Analog/RF performance;
D O I
暂无
中图分类号
学科分类号
摘要
The nanosheet Field Effect Transistors (FETs) are the promising device architecture for sub - 5nm technology node as per the International Roadmap for Devices and Systems (IRDS) 2020 and has attracted the semiconductor industry as the key device architecture for upcoming low power to high performance applications. To contribute to the growth of this continuously evolving technology, the impact of key device design parameter namely gate length (Lg) and process parameters namely source/drain (S/D) doping (NSD) and channel doping (NCH) on the DC and analog/RF performance of gate-stack based Si gate-all-around (GAA) stacked nanosheet FETs have been explored. Simulation result shows that as we downscale the Lg from 30nm to 10nm, the short channel effects (SCEs) deteriorates the device performance significantly by reducing the threshold voltage (Vth) thereby increasing the OFF-current (Ioff) by 4 orders and degrading the sub-threshold swing (SS) and drain induced barrier lowering (DIBL). However, the ON-current (Ion), ON-current to OFF-current ratio (Ion/Ioff), intrinsic delay and analog/RF performance improves at shorter Lg. Higher NSD results in improved driving capability and analog performance of the device. However, Ioff, Ion/Ioff ratio, SS and DIBL degrades with higher NSD. Higher channel doping poses a solution to circumvent the SCEs in aggressively scaled devices, however, it causes scattering thereby reducing the mobility of the carriers. So, the doping should be chosen wisely to get the desired Vth and other performance parameters.
引用
收藏
页码:217 / 228
页数:11
相关论文
共 50 条
  • [21] Impact of drain underlap length variation on the DC and RF performance of cylindrical gate tunnel FET
    Dash S.
    Mishra G.P.
    Nanoscience and Nanotechnology - Asia, 2021, 11 (01): : 97 - 103
  • [22] ESD Protection Diodes in Sub-5nm Gate-All-Around Nanosheet Technologies
    Chen, Shih-Hung
    Veloso, Anabela
    Mertens, Hans
    Hellings, Geert
    Simicic, Marko
    Chen, Wen-Chieh
    Wu, Wei-Min
    Serbulova, Kateryna
    Linten, Dimitri
    Horiguchi, Naoto
    2020 42ND ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2020,
  • [23] Ultrathin Sub-5-nm Hf1-xZrxO2for a Stacked Gate-all-Around Nanowire Ferroelectric FET with Internal Metal Gate
    Lee, Shen-Yang
    Lee, Chia-Chin
    Kuo, Yi-Shan
    Li, Shou-Wei
    Chao, Tien-Sheng
    IEEE Journal of the Electron Devices Society, 2021, 9 : 236 - 241
  • [24] Ultrathin Sub-5-nm Hf1-xZrxO2 for a Stacked Gate-all-Around Nanowire Ferroelectric FET With Internal Metal Gate
    Lee, Shen-Yang
    Lee, Chia-Chin
    Kuo, Yi-Shan
    Li, Shou-Wei
    Chao, Tien-Sheng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 236 - 241
  • [25] A Novel Scheme for Full Bottom Dielectric Isolation in Stacked Si Nanosheet Gate-All-Around Transistors
    Yang, Jingwen
    Huang, Ziqiang
    Wang, Dawei
    Liu, Tao
    Sun, Xin
    Qian, Lewen
    Pan, Zhecheng
    Xu, Saisheng
    Wang, Chen
    Wu, Chunlei
    Xu, Min
    Zhang, David Wei
    MICROMACHINES, 2023, 14 (06)
  • [26] Impact of Process Fluctuations on RF Small-Signal Parameter of Gate-All-Around Nanosheet Transistor Beyond 3 nm Node
    Sun, Yabin
    Gao, Hengbin
    Li, Xianglong
    Yang, Xiaoqiao
    Liu, Ziyu
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (01) : 31 - 38
  • [27] Statistical Device Simulation and Machine Learning of Process Variation Effects of Vertically Stacked Gate-All-Around Si Nanosheet CFETs
    Kola, Sekhar Reddy
    Li, Yiming
    Butola, Rajat
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 386 - 392
  • [28] On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
    Wong, Hei
    Kakushima, Kuniyuki
    NANOMATERIALS, 2022, 12 (10)
  • [29] Fabrication and Characterization of Stacked Poly-Si Nanosheet With Gate-All-Around and Multi-Gate Junctionless Field Effect Transistors
    Tsai, Meng-Ju
    Peng, Kang-Hui
    Sun, Chong-Jhe
    Yan, Siao-Cheng
    Hsu, Chieng-Chung
    Lin, Yu-Ru
    Lin, Yu-Hsien
    Wu, Yung-Chun
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 1133 - 1139
  • [30] Performance Evaluation of Stacked Gate-All-Around MOSFETs at 7 and 10 nm Technology Nodes
    Wu, Meng-Yen
    Chiang, Meng-Hsueh
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 169 - 172