Domino Logic Keeper Circuit Design Techniques: A Review

被引:0
|
作者
Angeline A.A. [1 ]
Bhaaskaran V.S.K. [2 ]
机构
[1] Centre for Nanoelectronics and VLSI Design, Vellore Institute of Technology, TN, Chennai
[2] School of Electronics Engineering, Vellore Institute of Technology, TN, Chennai
关键词
Domino logic circuit; Dynamic circuit robustness; Keeper circuits; Leakage power in dynamic circuits; Noise gain margin; Static switching mechanisms;
D O I
10.1007/s40031-021-00668-5
中图分类号
学科分类号
摘要
Domino logic circuits occupy a prominent circuit design space in the VLSI regime. The primary attributes of the domino circuits, such as high-performance operation, lesser area and lower power consumption, are found to be limited by leakage current, charge sharing and process parameter variations. Various domino logic structures have been presented in the literature to cater to the threats and thereby improve the performance. These design solutions of domino logic are found oriented toward reduction in leakage current, lowering static and dynamic power dissipation, prevention of charge sharing, increase in operating speed and robustness. These metrics are normally achieved through better keeper control mechanism or by restructuring the pull down network or by reducing the redundant switching transitions of the output. This paper sketches the domino logic style-keeper circuit designs found in the literature and reviews them in terms of the techniques employed for performance improvement. These reconfigurations of the basic domino logic circuit keeper structure reports high performance with reduced power consumption and/or improved robustness. The circuit designs and analysis have been carried out using Cadence® Virtuoso using 180 nm technology library. © 2021, The Institution of Engineers (India).
引用
收藏
页码:669 / 679
页数:10
相关论文
共 50 条
  • [31] A contention-alleviated static keeper for high-performance domino logic circuits
    Shieh, SJ
    Wang, JS
    Yeh, YH
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 707 - 710
  • [32] Compensating for the Keeper Current of CMOS Domino Logic Using a Well Designed NMOS Transistor
    Sharroush, Sherif M.
    Abdalla, Yasser S.
    Dessouki, Ahmed A.
    El-Badawy, El-Sayed A.
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 614 - 621
  • [33] Issues in the design of domino logic circuits
    Srivastava, P
    Pua, A
    Welch, L
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 108 - 112
  • [34] Analysis of Noise Immunity for Wide OR Footless Domino Circuit Using Keeper Controlling Network
    Pandey, Amit Kumar
    Verma, Pawan Kumar
    Verma, Rajesh
    Gupta, Tarun Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (10) : 4599 - 4616
  • [35] Analysis of Noise Immunity for Wide OR Footless Domino Circuit Using Keeper Controlling Network
    Amit Kumar Pandey
    Pawan Kumar Verma
    Rajesh Verma
    Tarun Kumar Gupta
    Circuits, Systems, and Signal Processing, 2018, 37 : 4599 - 4616
  • [36] A High Performance Dynamic Logic with nMOS based Resistive Keeper Circuit
    Islam, Riazul
    Sharif, Kazi Fatima
    Al Mamun, Abdullah
    Miran, Md Shah
    Biswas, Satyendra N.
    Das, Sunil R.
    Assaf, Mansour
    Groza, Voicu
    2017 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE), 2017, : 60 - 64
  • [37] A Low Power Dynamic Logic with nMOS Based Resistive Keeper Circuit
    Islam, Riazul
    Sharif, Kazi Fatima
    Haque, Mahbubul
    Biswas, Satyendra N.
    Das, Sunil R.
    Assaf, Mansour
    Petriu, Emil M.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIVE MECHANISMS FOR INDUSTRY APPLICATIONS (ICIMIA), 2017, : 181 - 185
  • [38] Novel FinFET Domino Logic Circuit Using Dual Keepers
    Roy, Tonmoy
    Imam-Uz-Zaman
    Islam, M. S.
    2014 1ST INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT 2014), 2014,
  • [39] Domino Gate with Modified Voltage Keeper
    Wang, Jinhui
    Wu, Wuchen
    Gong, Na
    Hou, Ligang
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 443 - 446
  • [40] An efficient low power method for FinFET domino OR logic circuit
    Kajal
    Sharma, Vijay Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 95