Design, development and testing of a 16-bit reduced instruction set computer architecture based processor

被引:0
|
作者
Manan Jain
Het Kanzariya
Neel Joshi
Yesha Masharu
Sachin Gajjar
Dhaval Shah
机构
[1] Institute of Technology Nirma University,Department of Electronics and Communication
来源
Sādhanā | / 48卷
关键词
Instruction set architecture (ISA); multi-cycle datapath; processor architecture; RISC;
D O I
暂无
中图分类号
学科分类号
摘要
The design of efficient processors with customized functionality is the need for low-power embedded systems. A 16-bit processor is suitable for such systems compared to a 32-bit processor due to low power consumption. In this paper, we proposed a design of a 16-bit processor based on reduced instruction set computer (RISC) architecture using a multicycle data path. The design, development, and verification were carried-out using Xilinx Vivado, Xilinx Power Estimator, and Modelsim tools. The design of the processor is implemented on Spartan 7 (XC7S6- 2CPGA196C) FPGA board using Verilog hardware description language (HDL). The verification of the designed processor is performed through the execution of a set of instructions. The proposed RISC processor design utilizes about half of the computing resources compared to traditional 16-bit processors and hence achieves significantly lesser power consumption.
引用
收藏
相关论文
共 50 条
  • [21] Accumulator-Based 16-Bit Processor for Wireless Sensor Nodes
    Dang, Tuan-Kiet
    Nguyen, Khai-Duy
    Pham, Cong-Kha
    Hoang, Trong-Thuc
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3543 - 3547
  • [22] SELF-TIMED ARCHITECTURE OF A REDUCED INSTRUCTION SET COMPUTER
    DAVID, I
    GINOSAR, R
    YOELI, M
    ASYNCHRONOUS DESIGN METHODOLOGIES, 1993, 28 : 29 - 43
  • [23] Development of a 16-Bit Microprocessor Learning System using Intel 8086 Architecture
    Mostafa, Golam
    2013 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE 2013), 2013, : 146 - 153
  • [24] SHA-3 Instruction Set Extension for A 32-bit RISC Processor Architecture
    Eissa, Ahmed S.
    Elmohr, Mahmoud A.
    Saleh, Mostafa A.
    Ahmed, Khaled E.
    Farag, Mohammed M.
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 233 - 234
  • [25] Towards a RISC Instruction Set Architecture for the 32-bit VLIW DSP Processor Core
    Le-Huu, Khoi-Nguyen
    Ho, Diem
    Dinh-Duc, Anh-Vu
    Vu, Thanh T.
    2014 IEEE REGION 10 SYMPOSIUM, 2014, : 414 - 419
  • [26] Design of a 16-Bit Harvard Structure RISC Processor in Cadence 45nm Technology
    Venkatesan, Chandran
    Sulthana, Thabsera M.
    Sumithra, M. G.
    Suriya, M.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 173 - 178
  • [27] Dynamic Operands Insertion for VLIW Architecture with a Reduced Bit-width Instruction Set
    Lee, Jongwon
    Youn, Jonghee M.
    Lee, Jihoon
    Ahn, Minwook
    Paek, Yunheung
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2012, : 119 - 130
  • [28] Design and implementation of a PWM generation system based on a 16-bit microcomputer
    Huang, Fengying
    Nanjing Hangkong Hangtian Daxue Xuebao/Journal of Nanjing University of Aeronautics and Astronautics, 1994, 26 (02): : 261 - 266
  • [30] Minicomputer Performance in Microcomputer Format. 16-bit Microcomputer with PDP-11 Instruction Set.
    Huth, Volker
    Elektronik Munchen, 1981, 30 (22): : 43 - 47