On Design of Parity Preserving Reversible Adder Circuits

被引:0
|
作者
Majid Haghparast
Ali Bolhassani
机构
[1] Islamic Azad University,Department of Computer Engineering, Yadegar
[2] Islamic Azad University,e
关键词
Theoretical physics; Quantum reversible logic gates; Parity preserving reversible blocks; Full adder; Compressor; Binary to BCD converter; BCD adder;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper novel parity preserving reversible logic blocks are presented and verified. Then, we present cost-effective parity preserving reversible implementations of Full Adder, 4:2 Compressor, Binary to BCD converter, and BCD adder using these blocks. The proposed parity preserving reversible BCD adder is designed by cascading the presented 4-digit parity preserving reversible Full Adder and a parity preserving reversible Binary to BCD Converter. In this design, instead of realizing the detection and correction unit, we design a Binary to BCD converter that its inputs are the output of parity preserving binary adder, and its output is a parity preserving BCD digit. In addition, several theorems on the numbers of garbage outputs, constant inputs, quantum cost and delay of the designs have been presented to show its optimality. In the presented circuits, the delay and the quantum cost are reduced by deriving designs based on the proposed parity preserving reversible blocks. The advantages of the proposed designs over the existing ones are quantitatively described and analysed. All the scales are in the Nano-metric area.
引用
收藏
页码:5118 / 5135
页数:17
相关论文
共 50 条
  • [31] Novel designs of nanometric parity preserving reversible compressor
    Shoaei, Soghra
    Haghparast, Majid
    QUANTUM INFORMATION PROCESSING, 2014, 13 (08) : 1701 - 1714
  • [32] Novel designs of nanometric parity preserving reversible compressor
    Soghra Shoaei
    Majid Haghparast
    Quantum Information Processing, 2014, 13 : 1701 - 1714
  • [33] Design of a Novel Reversible Full Adder and Reversible Full Subtractor
    AnanthaLakshmi, A. V.
    Sudha, G. F.
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 623 - 632
  • [34] Evolving reversible circuits for the even-parity problem
    Oltean, M
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2005, 3449 : 225 - 234
  • [35] On Adder Design using a Reversible Logic Gate
    Lala, P. K.
    Parkerson, J. P.
    Chakraborty, P.
    EHAC'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTIONAL COMMUNICATIONS, 2010, : 131 - +
  • [36] Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder
    Babu, HMH
    Chowdhury, AR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 255 - 260
  • [37] Mapping of subtractor and adder-subtractor circuits on reversible quantum gates
    Thapliyal H.
    Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), 2016, 9570 : 10 - 34
  • [38] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [39] Novel parity-preserving reversible logic array multipliers
    Valinataj, Mojtaba
    JOURNAL OF SUPERCOMPUTING, 2017, 73 (11): : 4843 - 4867
  • [40] Parity Preserving Logic based Fault Tolerant Reversible ALU
    Rakshith, T. R.
    Saligram, Rakshith
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 485 - 490