Efficient Algorithm and Architecture of Critical-Band Transform for Low-Power Speech Applications

被引:0
|
作者
Chao Wang
Woon-Seng Gan
机构
[1] Nanyang Technological University,Center for Signal Processing, School of Electrical and Electronic Engineering
[2] Nanyang Technological University,Digital Signal Processing Lab, School of Electrical and Electronic Engineering
关键词
Bark; Supply Voltage; Parallel Processing; Efficient Algorithm; Power Dissipation;
D O I
暂无
中图分类号
学科分类号
摘要
An efficient algorithm and its corresponding VLSI architecture for the critical-band transform (CBT) are developed to approximate the critical-band filtering of the human ear. The CBT consists of a constant-bandwidth transform in the lower frequency range and a Brown constant-[inline-graphic not available: see fulltext] transform (CQT) in the higher frequency range. The corresponding VLSI architecture is proposed to achieve significant power efficiency by reducing the computational complexity, using pipeline and parallel processing, and applying the supply voltage scaling technique. A 21-band Bark scale CBT processor with a sampling rate of 16 kHz is designed and simulated. Simulation results verify its suitability for performing short-time spectral analysis on speech. It has a better fitting on the human ear critical-band analysis, significantly fewer computations, and therefore is more energy-efficient than other methods. With a 0.35[inline-graphic not available: see fulltext]m CMOS technology, it calculates a 160-point speech in 4.99 milliseconds at 234 kHz. The power dissipation is 15.6[inline-graphic not available: see fulltext]W at 1.1 V. It achieves 82.1[inline-graphic not available: see fulltext] power reduction as compared to a benchmark 256-point FFT processor.
引用
收藏
相关论文
共 50 条
  • [41] LOW-POWER PROGRAMMABLE PROCESSOR FOR FAST FOURIER TRANSFORM BASED ON TRANSPORT TRIGGERED ARCHITECTURE
    Zadnik, Jakub
    Takala, Jarmo
    2019 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2019, : 1423 - 1427
  • [42] A novel low-power microprocessor architecture
    Hakenes, R
    Manoli, Y
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 141 - 146
  • [43] Architecture of low-power embedded ROMs
    Turier, A
    Ben Ammar, L
    Amara, A
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 467 - 470
  • [44] Low-power oriented microcontroller architecture
    Mîtu, B
    Stefan, G
    2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 215 - 218
  • [45] Low-power turbo equalizer architecture
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 33 - 38
  • [46] A PIPELINED ADAPTIVE DIFFERENTIAL VECTOR QUANTIZER FOR LOW-POWER SPEECH CODING APPLICATIONS
    SHANBHAG, NR
    PARHI, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (05): : 347 - 349
  • [47] An Algorithm for the Design of Low-Power Hardware-Efficient FIR Filters
    Aktan, Mustafa
    Yurdakul, Arda
    Duendar, Guenhan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1536 - 1545
  • [48] An efficient low-power binding algorithm in high-level synthesis
    Choi, Y
    Kim, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 321 - 324
  • [49] An Efficient Architecture Solution for Low-Power Real-Time Background Subtraction
    Tabkhi, Hamed
    Sabbagh, Majid
    Schirner, Gunar
    PROCEEDINGS OF THE ASAP2015 2015 IEEE 26TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2015, : 218 - 225
  • [50] Algorithm Architecture Co-Design for Ultra Low-Power Image Sensor
    Laforest, T.
    Dupret, A.
    Verdant, A.
    Lattard, D.
    Villard, P.
    SENSORS, CAMERAS, AND SYSTEMS FOR INDUSTRIAL AND SCIENTIFIC APPLICATIONS XIII, 2012, 8298