Efficient Design of Rounding-Based Approximate Multiplier Using Modified Karatsuba Algorithm

被引:0
|
作者
E. Jagadeeswara Rao
K. Tarakeswara Rao
K. Sudha Ramya
D. Ajaykumar
R. Trinadh
机构
[1] Vignan’s Institute of Engineering for Women,Department of Electronics and Communication Engineering
[2] GITAM (Deemed to be University),Department of Electronics and Communication Engineering
[3] Government Polytechnic for Women,Department of Electronics and Instrumentation Engineering
[4] Sir C.R. Reddy College of Engineering,Department of ECE, West Godavari District
来源
关键词
Arithmetic operations; Wallace tree multiplier; Karatsuba multipliers;
D O I
暂无
中图分类号
学科分类号
摘要
Arithmetic operations play a substantial role in many applications, such as image processing. In image processing applications, a multiplier is a predominantly used arithmetic operation. In recent designs of Approximate Multipliers (AMs), the design metrics of multipliers are made better at the cost of Error metrics and vice versa. So, in order to balance both the error and design metrics in a multiplier design with increasing the width of the input operands, a Rounding-based AM (RAM) using a modified Karatsuba algorithm is proposed, in which the usage of the number of multipliers is reduced. Small multipliers are used with shifting and rounding operations so as to reduce power consumption, delay, and area. Both the prior and proposed AMs are later synthesized in Verilog HDL using the Cadence RTL compiler. The simulation results divulge that the proposed RAM of sizes 8 and 16 bits are designed and their performance metrics in terms of delay, and area are decreased on an average of 61.8%, and 52.6% with an improvement in power by 53.8% for 8-bit AM and also the delay, area and power are reduced on an average of 53.2%, 59.7%, and 25% for a 16-bit AM’s, in comparison with the prior AMs. The proposed RAM is demonstrated using the smoothening image application, and we observe that an improved image quality is obtained with SSIM and PSNR of the ISFA incorporated proposed RAM within the range of 1.44%—84.47% and 0.28%- 24.4%, over the ISFA incorporated existing AMs.
引用
收藏
页码:567 / 574
页数:7
相关论文
共 50 条
  • [41] Scabbard: An Exploratory Study on Hardware Aware Design Choices of Learning with Rounding-based Key Encapsulation Mechanisms
    Kundu, Suparna
    TEN Norga, Quin
    Karmakar, Angsh uman
    Gangopadh, Shreya
    Mera, Jose maria bermudo
    Whede, Ingrid verbau
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2025, 24 (01)
  • [42] Subquadratic Space-Complexity Parallel Systolic Multiplier Based on Karatsuba Algorithm and Block Recombination
    Lee, Chiou-Yng
    Chiou, Che Wun
    Lin, Jim-Min
    GENETIC AND EVOLUTIONARY COMPUTING, VOL II, 2016, 388 : 187 - 200
  • [43] Efficient Approximate Multiplier Based on a New 1-Gate Approximate Compressor
    Ejtahed, Seyed Amir Hossein
    Timarchi, Somayeh
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (05) : 2699 - 2718
  • [44] Design Of Hardware Efficient High Speed Multiplier Using Modified Ternary Logic
    Vijeyakumar, K. N.
    Sumathy, V.
    Devi, M. Gayathri
    Tamilselvan, S.
    Nair, Remya R.
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2186 - 2195
  • [45] Efficient Approximate Multiplier Based on a New 1-Gate Approximate Compressor
    Seyed Amir Hossein Ejtahed
    Somayeh Timarchi
    Circuits, Systems, and Signal Processing, 2022, 41 : 2699 - 2718
  • [46] Design of Pipeline Multiplier Based on Modified Booth's Algorithm and Wallace Tree
    Yao, Aihong
    Li, Ling
    Sun, Mengzhe
    ADVANCED RESEARCH ON ELECTRONIC COMMERCE, WEB APPLICATION, AND COMMUNICATION, PT 1, 2011, 143 : 67 - 73
  • [47] Accuracy Configurable modified Booth Multiplier using approximate Adders
    Pranay, Babu M.
    Jandhyala, Srivatsava
    2015 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS, 2015, : 281 - 285
  • [48] Energy Efficient Approximate Multiplier Design for Image/Video Processing Applications
    Krishna, L. Hemanth
    Rao, J. Bhaskara
    Ayesha, Sk
    Veeramachaneni, Sreehari
    Mahammad, Sk Noor
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 210 - 215
  • [49] A FAST MULTIPLIER BASED ON THE MODIFIED BOOTH ALGORITHM
    SUNDER, S
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (02) : 199 - 208
  • [50] SiMul: An Algorithm-Driven Approximate Multiplier Design for Machine Learning
    Liu, Zhenhong
    Yazdanbakhsh, Amir
    Park, Taejoon
    Esmaeilzadeh, Hadi
    Kim, Nam Sung
    IEEE MICRO, 2018, 38 (04) : 50 - 59