Efficient Design of Rounding-Based Approximate Multiplier Using Modified Karatsuba Algorithm

被引:0
|
作者
E. Jagadeeswara Rao
K. Tarakeswara Rao
K. Sudha Ramya
D. Ajaykumar
R. Trinadh
机构
[1] Vignan’s Institute of Engineering for Women,Department of Electronics and Communication Engineering
[2] GITAM (Deemed to be University),Department of Electronics and Communication Engineering
[3] Government Polytechnic for Women,Department of Electronics and Instrumentation Engineering
[4] Sir C.R. Reddy College of Engineering,Department of ECE, West Godavari District
来源
关键词
Arithmetic operations; Wallace tree multiplier; Karatsuba multipliers;
D O I
暂无
中图分类号
学科分类号
摘要
Arithmetic operations play a substantial role in many applications, such as image processing. In image processing applications, a multiplier is a predominantly used arithmetic operation. In recent designs of Approximate Multipliers (AMs), the design metrics of multipliers are made better at the cost of Error metrics and vice versa. So, in order to balance both the error and design metrics in a multiplier design with increasing the width of the input operands, a Rounding-based AM (RAM) using a modified Karatsuba algorithm is proposed, in which the usage of the number of multipliers is reduced. Small multipliers are used with shifting and rounding operations so as to reduce power consumption, delay, and area. Both the prior and proposed AMs are later synthesized in Verilog HDL using the Cadence RTL compiler. The simulation results divulge that the proposed RAM of sizes 8 and 16 bits are designed and their performance metrics in terms of delay, and area are decreased on an average of 61.8%, and 52.6% with an improvement in power by 53.8% for 8-bit AM and also the delay, area and power are reduced on an average of 53.2%, 59.7%, and 25% for a 16-bit AM’s, in comparison with the prior AMs. The proposed RAM is demonstrated using the smoothening image application, and we observe that an improved image quality is obtained with SSIM and PSNR of the ISFA incorporated proposed RAM within the range of 1.44%—84.47% and 0.28%- 24.4%, over the ISFA incorporated existing AMs.
引用
收藏
页码:567 / 574
页数:7
相关论文
共 50 条
  • [1] Efficient Design of Rounding-Based Approximate Multiplier Using Modified Karatsuba Algorithm
    Rao, E. Jagadeeswara
    Rao, K. Tarakeswara
    Ramya, K. Sudha
    Ajaykumar, D.
    Trinadh, R.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (05): : 567 - 574
  • [2] A modified truncation and rounding-based scalable approximate multiplier with minimum error measurement
    Nagaratnam, Yamini
    Rooban, Sudanthiraveeran
    ACTA IMEKO, 2022, 11 (02):
  • [3] Truncation and Rounding-Based Scalable Approximate Multiplier Design for Computer Imaging Applications
    Rooban, S.
    Ratnam, A. Yamini Naga
    Ramprasad, M. V. S.
    Subbulakshmi, N.
    Mageswari, R. Uma
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 73 (03): : 5169 - 5184
  • [4] TOSAM: An Energy-Efficient Truncation- and Rounding-Based Scalable Approximate Multiplier
    Vahdat, Shaghayegh
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (05) : 1161 - 1173
  • [5] ReARM: A Reconfigurable Approximate Rounding-Based Multiplier for Image Processing
    Bhattacharjya, Rajat
    Kanani, Alish
    Goel, Neeraj
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [6] RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing
    Zendegani, Reza
    Kamal, Mehdi
    Bahadori, Milad
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 393 - 401
  • [7] LORAx: A High-speed Energy-efficient Lower-Order Rounding-based Approximate Multiplier
    Piyush Satti
    Pratibha Agrawal
    Bharat Garg
    National Academy Science Letters, 2021, 44 : 533 - 539
  • [8] LORAx: A High-speed Energy-efficient Lower-Order Rounding-based Approximate Multiplier
    Satti, Piyush
    Agrawal, Pratibha
    Garg, Bharat
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2021, 44 (06): : 533 - 539
  • [9] Hybrid Radix-16 booth encoding and rounding-based approximate Karatsuba multiplier for fast Fourier transform computation in biomedical signal processing application
    Rajanediran, Dinesh Kumar Jayaraman
    Babu, C. Ganesh
    Priyadharsini, K.
    Ramkumar, M.
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [10] A Low-area Hardware and Architecture Design of Truncation- and Rounding-Based Approximate Multiplier for Artificial Intelligence Applications
    Wu, Chieh-Wei
    Wang, Li-Chieh
    Chen, Wei-Xun
    Hong, Yu-Xiang
    Lin, Shu-Yen
    2024 11TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN, ICCE-TAIWAN 2024, 2024, : 561 - 562