Design and Implementation of the MorphoSys Reconfigurable Computing Processor

被引:0
|
作者
Ming-Hau Lee
Hartej Singh
Guangming Lu
Nader Bagherzadeh
Fadi J. Kurdahi
Eliseu M.C. Filho
Vladimir Castro Alves
机构
[1] University of California,Electrical and Computer Engineering Department
[2] Irvine,Department of Systems and Computer Engineering
[3] COPPE/Federal University of Rio de Janeiro,undefined
关键词
Discrete Cosine Transform; Motion Estimation; Clock Cycle; DMAC; Context Word;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe the implementation of MorphoSys, a reconfigurable processing system targeted at data-parallel and computation-intensive applications. The MorphoSys architecture consists of a reconfigurable component (an array of reconfigurable cells) combined with a RISC control processor and a high bandwidth memory interface. We briefly discuss the system-level model, array architecture, and control processor. Next, we present the detailed design implementation and the various aspects of physical layout of different sub-blocks of MorphoSys. The physical layout was constrained for 100 MHz operation, with low power consumption, and was implemented using 0.35 μm, four metal layer CMOS (3.3 Volts) technology. We provide simulation results for the MorphoSys architecture (based on VHDL model) for some typical data-parallel applications (video compression and automatic target recognition). The results indicate that the MorphoSys system can achieve significantly better performance for most of these applications in comparison with other systems and processors.
引用
收藏
页码:147 / 164
页数:17
相关论文
共 50 条
  • [21] The VHDL Implementation of Reconfigurable MIPS Processor
    Ziebinski, Adam
    Swierc, Stanislaw
    MAN-MACHINE INTERACTIONS, 2009, 59 : 663 - +
  • [22] Circular Reconfigurable Parallel Processor for Edge Computing
    Li, Yuan
    Zhu, Jianbin
    Fu, Yao
    Lei, Yu
    Nagata, Toshio
    Braidwood, Ryan
    Fu, Haohuan
    Zheng, Juepeng
    Luk, Wayne
    Fan, Hongxiang
    2024 ACM/IEEE 51ST ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, ISCA 2024, 2024, : 863 - 875
  • [23] Introduction to the Future of Reconfigurable Computing and Processor Architectures
    Carro, Luigi
    Wong, Stephan
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 226 - 226
  • [24] Implementation of an Image Signal Processor for Reconfigurable Processors
    Choi, Seung-Hyun
    Cho, Junguk
    Tai, Yong-Min
    Lee, Seong-Won
    2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2014, : 143 - 144
  • [25] EFFICIENT DEBLOCKING FILTER IMPLEMENTATION ON RECONFIGURABLE PROCESSOR
    Maiti, Kausik
    Pasupuleti, Sirish K.
    Gadde, Raj N.
    Lee, SangJo
    2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 1050 - 1054
  • [26] Design and Implementation of a Reduced Floating-Point Reconfigurable Computing Unit
    Wang, Xing
    Zhang, Duo-li
    Song, Yu-kun
    Du, Gao-ming
    INTERNATIONAL CONFERENCE ON COMPUTER, NETWORK SECURITY AND COMMUNICATION ENGINEERING (CNSCE 2014), 2014, : 164 - 170
  • [27] Design of Processor Arrays for Reconfigurable Architectures
    Dirk Fimmel
    Renate Merker
    The Journal of Supercomputing, 2001, 19 : 41 - 56
  • [28] Field programmable processor array: Reconfigurable computing for space
    Donohoe, Gregory W.
    Buehler, David M.
    Hass, K. Joseph
    Walker, William
    2007 IEEE AEROSPACE CONFERENCE, VOLS 1-9, 2007, : 2470 - 2475
  • [29] MorphoSys reconfigurable hardware for cryptography: the twofish case
    Majzoub, Sohaib
    Diab, Hassan
    JOURNAL OF SUPERCOMPUTING, 2012, 59 (01): : 22 - 41
  • [30] MorphoSys reconfigurable hardware for cryptography: the twofish case
    Sohaib Majzoub
    Hassan Diab
    The Journal of Supercomputing, 2012, 59 : 22 - 41