Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes

被引:0
|
作者
Chang-Seok Choi
Hanho Lee
机构
[1] Inha University,Department of Information and Communication Engineering
来源
Journal of Signal Processing Systems | 2015年 / 78卷
关键词
Nonbinary; Low-density parity-check (LDPC) codes; Min-Max decoding; Two-way merging; Block-layered; VLSI;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a block-layered decoder architecture and efficient design techniques for quasi-cyclic nonbinary low-density parity-check (QC-NB-LDPC) codes. Based on a Min-Max decoding algorithm, an efficient block-layered decoder architecture for QC-NB-LDPC codes is proposed for fast decoder convergence. Further, a novel two-way merging Min-Max algorithm, which significantly reduces decoding latency, is proposed for check node processing. The NB-LDPC decoder using the proposed algorithm can provide a considerably higher throughput rate than that using a conventional Min-Max algorithm. The proposed (225, 165) NB-LDPC decoder over GF(24) is synthesized using a 90-nm CMOS process. It can operate at a clock rate of 400 MHz and achieve a data processing rate of 24.6 Mbps under 10 decoding iterations.
引用
收藏
页码:209 / 222
页数:13
相关论文
共 50 条
  • [21] FPGA Implementation of Nonbinary Quasi-Cyclic LDPC Decoder Based On EMS Algorithm
    Sun, Yue
    Zhang, Yuyang
    Hu, Jianhao
    Zhang, Zhongpei
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1061 - 1065
  • [22] Nonbinary Quasi-Cyclic LDPC Cycle Codes with Low-Density Systematic Quasi-Cyclic Generator Matrices
    Yang, Yang
    Chen, Chao
    Mu, Jianjun
    Wang, Jing
    Sun, Rong
    Wang, Xinmei
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2011, E94B (09) : 2620 - 2623
  • [23] Construction of nonbinary cyclic, quasi-cyclic and regular LDPC codes: A finite geometry approach
    Zeng, Lingqi
    Lan, Lan
    Tai, Ying Yu
    Zhou, Bo
    Lin, Shu
    Abdel-Ghaffar, Khaled A. S.
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2008, 56 (03) : 378 - 387
  • [24] Partial-parallel Decoder Architecture for Quasi-cyclic Non-binary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    2010 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2010, : 1506 - 1509
  • [25] Construction of High Performance and Efficiently Encodable Nonbinary Quasi-Cyclic LDPC Codes
    Zhou, Bo
    Tai, Ying Y.
    Lan, Lan
    Song, Shumei
    Zeng, Lingqi
    Lin, Shu
    GLOBECOM 2006 - 2006 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2006,
  • [26] Quasi-Cyclic LDPC Codes for Short Block-Lengths
    Danish, Muhammad Nauman
    Pasha, Syed Ahmed
    Hashmi, Ali Javed
    2021 IEEE AEROSPACE CONFERENCE (AEROCONF 2021), 2021,
  • [27] New and efficient decoding architecture for Quasi-Cyclic LDPC codes
    Fan, Zhiming
    Wu, Zhanji
    Che, Hui
    Zhou, Xiaoping
    2014 9TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2014, : 246 - 251
  • [28] Efficient high-speed quasi-cyclic LDPC decoder architecture
    Zhang, YP
    Wang, ZF
    Parhi, KK
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 540 - 544
  • [29] Low-Complexity Entirely-Overlapped Parallel Decoder Architecture for Quasi-Cyclic LDPC Codes
    Lu, Weizhi
    Ma, Piming
    11TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS I-III, PROCEEDINGS,, 2009, : 969 - 973
  • [30] Anti Quasi-Cyclic LDPC Codes
    Gholami, Zahra
    Gholami, Mohammad
    IEEE COMMUNICATIONS LETTERS, 2018, 22 (06) : 1116 - 1119