Real-time iris segmentation and its implementation on FPGA

被引:0
|
作者
Tariq M. Khan
Donald G. Bailey
Mohammad A. U. Khan
Yinan Kong
机构
[1] COMSATS University Islamabad,Department of Electrical and Computer Engineering
[2] Massey University,School of Engineering and Advanced Technology
[3] Effat University,Biometric and Sensor Lab
[4] Macquarie University,School of Engineering
来源
关键词
Pupil segmentation; Pupil localization; Region properties;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a real-time iris segmentation technique that is well suited to a fast implementation on an FPGA. One major hurdle associated with iris segmentation techniques is the use of iterative processes that lead to expensive hardware implementations. To circumvent this, the proposed algorithm uses the sign image obtained from subtracting the background, along with morphological operators to localise the pupil. The outer boundary is located by first normalising a selected image region that contains the iris, and then using a first-order gradient operator. The proposed non-iterative algorithm is implemented on an FPGA. Four near infrared (NIR) iris public databases, namely: CASIA-IrisV3-Lamp, MMU v1.0, ND-IRIS-0405 and NIST ICE 2005, are used to test the proposed algorithm. The proposed method for iris segmentation and normalization gives much better accuracy than the existing state-of-the-art methods implemented on hardware. The proposed realisation requires about 45% fewer logic registers and 52% fewer logic elements than the existing state-of-the-art implementations.
引用
收藏
页码:1089 / 1102
页数:13
相关论文
共 50 条
  • [21] FPGA Implementation for Real-Time Empirical Mode Decomposition
    Hong, Ying-Yi
    Bao, Yu-Qing
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2012, 61 (12) : 3175 - 3184
  • [22] A real-time mammalian retina model implementation on FPGA
    Nagy, Zoltan
    Voroshazi, Zsolt
    Szolgay, Peter
    PROCEEDINGS OF THE 2006 10TH IEEE INTERNATIONAL WORKSHOP ON CELLULAR NEURAL NETWORKS AND THEIR APPLICATIONS, 2006, : 16 - 16
  • [23] FPGA implementation of real-time adaptive image thresholding
    Ashari, E
    Hornsey, R
    PHOTONICS NORTH: APPLICATIONS OF PHOTONIC TECHNOLOGY 7B, PTS 1 AND 2: CLOSING THE GAP BETWEEN THEORY, DEVELOPMENT, AND APPLICATION - PHOTONIC APPLICATIONS IN ASTRONOMY, BIOMEDICINE, IMAGING, MATERIALS PROCESSING, AND EDUCATION, 2004, 5578 : 410 - 419
  • [24] Real-Time Implementation of Discrete Wavelet Transform on FPGA
    Bahoura, Mohammed
    Ezzaidi, Hassan
    2010 IEEE 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS (ICSP2010), VOLS I-III, 2010, : 191 - +
  • [25] A new motion estimation algorithm for mobile real-time video and its FPGA implementation
    Yu, N
    Kim, K
    Salcic, Z
    TENCON 2004 - 2004 IEEE REGION 10 CONFERENCE, VOLS A-D, PROCEEDINGS: ANALOG AND DIGITAL TECHNIQUES IN ELECTRICAL ENGINEERING, 2004, : A383 - A386
  • [26] A real-time peak-detection approach for nuclear detection and its implementation on an FPGA
    Yang, Yao
    Li, Daowu
    Li, Yan
    Zhang, Jipeng
    Hu, Tingting
    Wei, Long
    RADIATION DETECTION TECHNOLOGY AND METHODS, 2020, 4 (02) : 161 - 173
  • [27] A real-time peak-detection approach for nuclear detection and its implementation on an FPGA
    Yao Yang
    Daowu Li
    Yan Li
    Jipeng Zhang
    Tingting Hu
    Yan Li
    Long Wei
    Radiation Detection Technology and Methods, 2020, 4 : 161 - 173
  • [28] A systematic approach to real-time image segmentation in FPGA devices
    Kopac, F
    Trost, A
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2005, 35 (01): : 13 - 19
  • [29] Image segmentation and pattern matching based FPGA/ASIC implementation architecture of real-time object tracking
    Yamaoka, K.
    Morimoto, T.
    Adachi, H.
    Koide, T.
    Mattausch, H. J.
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 176 - 181
  • [30] ASIC and FPGA Implementation of the Gaussian Mixture Model Algorithm for Real-Time Segmentation of High Definition video
    Genovese, Mariangela
    Napoli, Ettore
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 537 - 547