Applications of Mixed-Signal Technology in Digital Testing

被引:0
|
作者
Baohu Li
Vishwani D. Agrawal
机构
[1] Auburn University,Department of Electrical and Computer Engineering
[2] Broadcom Corporation,undefined
来源
关键词
Digital test; Multi-value logic (MVL); Mixed-signal test channel; Test application; Reduced pin-count test (RPCT);
D O I
暂无
中图分类号
学科分类号
摘要
For reducing the test application time and required tester pins per device, we propose the use of multi-valued logic (MVL) signals, which increases data rate between the device under test (DUT) and automatic test equipment (ATE). An MVL signal sends multiple bits of information per clock cycle on a physical channel. Conversion of signals between binary and MVL is accomplished by digital to analog and analog to digital converters available in the mixed-signal technology. To support MVL test application and avoid reliability issues, we add necessary modifications on ATE and DUT sides. Theoretical calculation and a prototype experiment demonstrate significant data rate increase. We integrate the proposed MVL technique into test methodologies involving reduced pin-count test (RPCT) for multi-core system-on-chip (SoC) and test compression. An actual automatic test equipment (ATE) based test of a DUT shows notable reduction in test application time with MVL test application.
引用
收藏
页码:209 / 225
页数:16
相关论文
共 50 条
  • [41] Analog and mixed-signal IP cores testing
    Wong, MWT
    Ko, KY
    Lee, YS
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 3 - 7
  • [42] A FULLY COMPLEMENTARY BICMOS TECHNOLOGY FOR 10 V MIXED-SIGNAL CIRCUIT APPLICATIONS
    ITO, A
    CHURCH, MD
    RHEE, CS
    JOHNSTON, JM
    GASNER, JT
    LIGON, WA
    BEGLEY, PA
    DEJONG, GA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (07) : 1149 - 1160
  • [43] A 0.7μm linear BiCMOS/DMOS technology for mixed-signal/power applications
    Smith, J
    Tessmer, A
    Springer, L
    Madhani, P
    Erdeljac, J
    Mitros, J
    Efland, T
    Tsai, CY
    Pendharkar, S
    Hutter, L
    PROCEEDINGS OF THE 1997 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1997, : 155 - 157
  • [44] A STRUCTURE FOR INTERCONNECT TESTING ON MIXED-SIGNAL BOARDS
    WILKINS, BR
    SUPARJO, BS
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1993, 4 (03) : 269 - 274
  • [45] Practices in mixed-signal and RF IC testing
    Abdennadher, Salem
    Shaikh, Saghir A.
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (04): : 332 - 339
  • [46] Testing mixed-signal circuit with DES theory
    Zhang, W.
    Xia, L.
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2001, 23 (10): : 19 - 21
  • [47] Mixed-Signal Testing Using Walsh Functions
    Tchegho, Aurelien
    Sattler, Sebastian
    Graeb, Helmut
    2009 IEEE 15TH INTERNATIONAL MIXED-SIGNALS, SENSORS, AND SYSTEMS TEST WORKSHOPS, 2009, : 103 - +
  • [48] BACKPLANE BINDS DIGITAL AND MIXED-SIGNAL SIMULATORS
    DONLIN, M
    COMPUTER DESIGN, 1993, 32 (07): : 107 - 107
  • [49] Digital signature proposal for mixed-signal circuits
    Brosa, AM
    Figueras, J
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (05): : 385 - 393
  • [50] Mixed-Signal Design Using Digital CAD
    Unnikrishnan, Vishnu
    Vesterbacka, Mark
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 6 - 11