Applications of Mixed-Signal Technology in Digital Testing

被引:0
|
作者
Baohu Li
Vishwani D. Agrawal
机构
[1] Auburn University,Department of Electrical and Computer Engineering
[2] Broadcom Corporation,undefined
来源
关键词
Digital test; Multi-value logic (MVL); Mixed-signal test channel; Test application; Reduced pin-count test (RPCT);
D O I
暂无
中图分类号
学科分类号
摘要
For reducing the test application time and required tester pins per device, we propose the use of multi-valued logic (MVL) signals, which increases data rate between the device under test (DUT) and automatic test equipment (ATE). An MVL signal sends multiple bits of information per clock cycle on a physical channel. Conversion of signals between binary and MVL is accomplished by digital to analog and analog to digital converters available in the mixed-signal technology. To support MVL test application and avoid reliability issues, we add necessary modifications on ATE and DUT sides. Theoretical calculation and a prototype experiment demonstrate significant data rate increase. We integrate the proposed MVL technique into test methodologies involving reduced pin-count test (RPCT) for multi-core system-on-chip (SoC) and test compression. An actual automatic test equipment (ATE) based test of a DUT shows notable reduction in test application time with MVL test application.
引用
收藏
页码:209 / 225
页数:16
相关论文
共 50 条
  • [1] Applications of Mixed-Signal Technology in Digital Testing
    Li, Baohu
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (02): : 209 - 225
  • [2] High-speed InPHBT technology for advanced mixed-signal and digital applications
    Monier, C.
    Scott, D.
    D'Amore, M.
    Chan, B.
    Dang, L.
    Cavus, A.
    Kaneshiro, E.
    Nam, P.
    Sato, K.
    Cohen, N.
    Lin, S.
    Luo, K.
    Wang, J.
    Oyama, B.
    Gutierrez, A.
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 671 - 674
  • [3] Integration and synchronization in complex digital mixed-signal testing
    Schlumberger ATE, San Jose, United States
    EE Eval Engin, 7 (5pp):
  • [4] MIXED-SIGNAL TESTING
    LOWE, L
    EE-EVALUATION ENGINEERING, 1994, 33 (07): : 12 - 12
  • [5] MIXED-SIGNAL TECHNOLOGY
    DAN, G
    COMPUTER DESIGN, 1991, 30 (08): : 23 - 25
  • [6] Mixed-signal technology
    Hutcheson, G.Dan
    Electronic Systems Technology and Design/Computer Design's, 1991, 30 (08): : 23 - 25
  • [7] A mixed-signal ASIC for digital RF memory applications
    不详
    MICROWAVE JOURNAL, 2004, 47 (12) : 146 - 147
  • [8] An SCMOS digital cell family for mixed-signal applications
    Tridandapani, P
    Anantharaman, S
    Boecker, C
    Brus, J
    Dirks, K
    Jungels, N
    Kulkarni, M
    Shearer, R
    Tam, C
    Black, WC
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1150 - 1153
  • [9] A METHOD OF CURRENT TESTING FOR CMOS DIGITAL AND MIXED-SIGNAL LSIS
    MIURA, Y
    NAITO, S
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1995, E78D (07) : 845 - 852
  • [10] Testing mixed-signal cores
    Huertas, G
    Vazquez, D
    Peralías, E
    Rueda, A
    Huertas, JL
    13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 307 - 312