Design and Implementation of a High-Performance and Complexity-Effective VLIW DSP for Multimedia Applications

被引:0
|
作者
Tay-Jyi Lin
Shin-Kai Chen
Yu-Ting Kuo
Chih-Wei Liu
Pi-Chen Hsiao
机构
[1] National Chiao Tung University,Department of Electronics Engineering
[2] Industrial Technology Research Institute,SoC Technology Center
来源
关键词
VLIW; digital signal processor; register organization; instruction encoding; micro-architecture;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design and implementation of a novel VLIW digital signal processor (DSP) for multimedia applications. The DSP core embodies a distributed & ping-pong register file, which saves 76.8% silicon area and improves 46.9% access time of centralized ones found in most VLIW processors by restricting its access patterns. However, it still has comparable performance (estimated in cycles) with state-of-the-art DSP for multimedia applications. A hierarchical instruction encoding scheme is also adopted to reduce the program sizes to 24.1∼26.0%. The DSP has been fabricated in the UMC 0.13 μm 1P8M Copper Logic Process, and it can operate at 333 MHz while consuming 189 mW power. The core size is 3.2 × 3.15 mm2 including 160 KB on-chip SRAM.
引用
收藏
页码:209 / 223
页数:14
相关论文
共 50 条
  • [41] TI DSP implementation of a medium speed DSL (MDSL) for multimedia applications
    Wu, S
    Lu, XL
    Chen, WY
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3149 - 3152
  • [42] A DSP based POD implementation for high speed multimedia communications
    Zhang, CN
    Li, H
    Zhang, NN
    Xie, JS
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2002, 2002 (09) : 975 - 980
  • [43] A DSP based POD implementation for high speed multimedia communication
    Zhang, CN
    Chou, WK
    Zhang, NN
    Xie, J
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 2001, : 206 - 210
  • [44] A DSP Based POD Implementation for High Speed Multimedia Communications
    Chang Nian Zhang
    Hua Li
    Nuannuan Zhang
    Jiesheng Xie
    EURASIP Journal on Advances in Signal Processing, 2002
  • [45] Design and implementation of a high-performance CCA event service
    Gorton, Ian
    Chavarria, Daniel
    Nieplocha, Jarek
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2009, 21 (09): : 1159 - 1179
  • [46] Design and implementation of a high-performance distributed web crawler
    Shkapenyuk, V
    Suel, T
    18TH INTERNATIONAL CONFERENCE ON DATA ENGINEERING, PROCEEDINGS, 2002, : 357 - 368
  • [47] Design and implementation of high-performance CMOS D/A converter
    Tan, NX
    Cijvat, E
    Tenhunen, H
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 421 - 424
  • [48] Design Implementation of High-Performance Line Following Robot
    Shah, Milan
    Rawal, Viraj
    Dalwadi, Jay
    2017 INTERNATIONAL CONFERENCE ON TRANSFORMING ENGINEERING EDUCATION (ICTEE), 2017,
  • [49] Design and implementation of a high-performance panoramic annular lens
    Zhou, Qing
    Tian, Yuhan
    Wang, Junhua
    Xu, Min
    APPLIED OPTICS, 2020, 59 (36) : 11246 - +
  • [50] The Design and Implementation of a High-performance Portfolio Optimization Platform
    Chen, Yidong
    Lu, Zhonghua
    Yang, Xueying
    2020 IEEE 23RD INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE 2020), 2020, : 1 - 7