High Performance Approximate Memories for Image Processing Applications

被引:0
|
作者
R. Jothin
M. Peer Mohamed
机构
[1] Infant Jesus College of Engineering,Department of Electronics and Communication Engineering
[2] Anna University,undefined
来源
关键词
Approximate; Area efficient; Accuracy; Sub-bank DP SRAM; SP SRAM; VLSI;
D O I
暂无
中图分类号
学科分类号
摘要
Efficient utilization of on-chip Static Random Access Memory (SRAM) space is more important on processor core design in modern Field Programmable Gate Array (FPGA) based Digital Signal Processing (DSP) applications. In the proposed High-performance Approximate Single Port (HASP) SRAM architecture, a significant amount of data is stored to achieve high performance. The constraints involved with high performance are counterbalanced to provide high accuracy, high speed, low power and area efficiency. In the proposed High-performance Approximate Sub-Bank Dual Port (HASBDP1 and HASBDP2) memory architectures, HASP has been employed and modified to work as a True DP SRAM with energy and area efficiency. The performance of the proposed memories is investigated by comparing its speed, area and power with those of the existing approaches. The proposed HASP SRAM provides 14.99% less power consumption and thirteen numbers of logic elements savings in the resource utilization than the existing conventional SP SRAM. By considering the design metrics, the proposed HASBDP SRAMs outperform than the conventional TDP and sub-bank DP SRAMs approaches. The proposed HASBDP2 exhibits 29.09%, 22.37% higher PSNR and 32.94%, 28.48% higher SSIM than the truncated least significant bit and static segment on-chip approximate memories respectively.
引用
收藏
页码:419 / 428
页数:9
相关论文
共 50 条
  • [31] A novel design of N-bit approximate comparator for image processing applications
    Kattekola, Naresh
    Majumdar, Shubhankar
    CIRCUIT WORLD, 2024, 50 (2/3) : 257 - 266
  • [32] The Potential of Accelerating Image-Processing Applications by using Approximate Function Reuse
    da Silveira, Leonardo Almeida
    Brandalero, Marcelo
    de Souza, Jeckson Dellagostin
    Schneider Beck, Antonio Carlos
    2016 VI BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC 2016), 2016, : 122 - 127
  • [33] Design and Performance Analysis of Rounding Approximate Multiplier for Signal Processing Applications
    Sravanthi, V. Naga
    Terlapu, Sudheer Kumar
    SMART INTELLIGENT COMPUTING AND APPLICATIONS, VOL 2, 2020, 160 : 395 - 403
  • [35] Architectures for high performance image processing: The future
    Crookes, Danny
    Journal of Systems Architecture, 45 (10): : 739 - 748
  • [36] Architectures for high performance image processing: The future
    Crookes, D
    JOURNAL OF SYSTEMS ARCHITECTURE, 1999, 45 (10) : 739 - 748
  • [37] High performance processor array for image processing
    Foldesy, Peter
    Zarandy, Akos
    Rekeczky, Csaba
    Roska, Tamas
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1177 - 1180
  • [38] High-Performance Digital Image Processing
    P. V. Bezmaternykh
    D. P. Nikolaev
    V. L. Arlazarov
    Pattern Recognition and Image Analysis, 2023, 33 : 743 - 755
  • [39] High-Performance Digital Image Processing
    Bezmaternykh, P. V.
    Nikolaev, D. P.
    Arlazarov, V. L.
    PATTERN RECOGNITION AND IMAGE ANALYSIS, 2023, 33 (04) : 743 - 755
  • [40] High-performance image processing on the desktop
    Jordan, SD
    IMAGE DISPLAY: MEDICAL IMAGING 1996, 1996, 2707 : 370 - 377