High Performance Approximate Memories for Image Processing Applications

被引:0
|
作者
R. Jothin
M. Peer Mohamed
机构
[1] Infant Jesus College of Engineering,Department of Electronics and Communication Engineering
[2] Anna University,undefined
来源
关键词
Approximate; Area efficient; Accuracy; Sub-bank DP SRAM; SP SRAM; VLSI;
D O I
暂无
中图分类号
学科分类号
摘要
Efficient utilization of on-chip Static Random Access Memory (SRAM) space is more important on processor core design in modern Field Programmable Gate Array (FPGA) based Digital Signal Processing (DSP) applications. In the proposed High-performance Approximate Single Port (HASP) SRAM architecture, a significant amount of data is stored to achieve high performance. The constraints involved with high performance are counterbalanced to provide high accuracy, high speed, low power and area efficiency. In the proposed High-performance Approximate Sub-Bank Dual Port (HASBDP1 and HASBDP2) memory architectures, HASP has been employed and modified to work as a True DP SRAM with energy and area efficiency. The performance of the proposed memories is investigated by comparing its speed, area and power with those of the existing approaches. The proposed HASP SRAM provides 14.99% less power consumption and thirteen numbers of logic elements savings in the resource utilization than the existing conventional SP SRAM. By considering the design metrics, the proposed HASBDP SRAMs outperform than the conventional TDP and sub-bank DP SRAMs approaches. The proposed HASBDP2 exhibits 29.09%, 22.37% higher PSNR and 32.94%, 28.48% higher SSIM than the truncated least significant bit and static segment on-chip approximate memories respectively.
引用
收藏
页码:419 / 428
页数:9
相关论文
共 50 条
  • [1] High Performance Approximate Memories for Image Processing Applications
    Jothin, R.
    Mohamed, M. Peer
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (03): : 419 - 428
  • [2] Design of Performance Enhanced Approximate Multiplier for Image Processing Applications
    Sivanandam, K.
    Sathana, R.
    COMPUTING SCIENCE, COMMUNICATION AND SECURITY, COMS2 2024, 2025, 2174 : 401 - 410
  • [3] A low power and high speed approximate adder for image processing applications
    Narmadha, G.
    Deivasigamani, S.
    Balasubadra, K.
    Selvaraj, M.
    JOURNAL OF ENGINEERING RESEARCH, 2022, 10 (1A): : 150 - 160
  • [4] A numerically approximate high-speed divider for image processing applications
    Department of Electronics and Communication Engineering, Sri Venkateswara College of Engineering, Sriperumbudur-602 105, India
    不详
    Inf. Technol. J., 2006, 3 (445-447):
  • [5] Parallel Processing Techniques For High Performance Image Processing Applications
    Hemnani, Monika
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [6] Approximate Multipliers Design Using Approximate Adders for Image Processing Applications
    Joy Vasantha Rani, S. P.
    Jennifer, J. R. Lourdu
    Sudhanya, P.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (15)
  • [7] Approximate Stochastic Computing (ASC) for Image Processing Applications
    Seva, Ramu
    Metku, Prashanthi
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 31 - 32
  • [8] Energy Efficient Approximate Multiplier for Image Processing Applications
    Chakraborty, Adrija
    Kumar, Vishal Pranao Amarnath
    Vruddhula, Akash Kumar
    Naidu, K. Jagannadha
    Balamurugan, S.
    RESULTS IN ENGINEERING, 2025, 25
  • [9] High Performance Error Tolerant Adders for Image Processing Applications
    Jothin, R.
    Vasanthanayaki, C.
    IETE JOURNAL OF RESEARCH, 2021, 67 (02) : 205 - 216
  • [10] A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications
    Kumar, Uppugunduru Anil
    Sahith, G.
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)