Compact 2D modeling and drain current performance analysis of a work function engineered double gate tunnel field effect transistor

被引:0
|
作者
Saheli Sarkhel
Navjeet Bagga
Subir Kumar Sarkar
机构
[1] Jadavpur University,Department of Electronics and Telecommunication Engineering
来源
Journal of Computational Electronics | 2016年 / 15卷
关键词
Double gate (DG); Tunnel field effect transistor (TFET); Band-to-band tunneling (BTBT); Work function engineered gate (WFEG); Poisson’s equation;
D O I
暂无
中图分类号
学科分类号
摘要
The ongoing trend of device dimension miniaturization is attributed to a large extent by the development of several non-conventional device structures among which tunneling field effect transistors (TFETs) have attracted significant research attention due to its inherent characteristics of carrier conduction by built-in tunneling mechanism which in turn mitigates various short channel effects (SCEs). In this work, we have, incorporated the innovative concept of work function engineering by continuously varying the mole fraction in a binary metal alloy gate electrode along the horizontal direction into a double gate tunneling field effect transistor (DG TFET), thereby presenting a new device structure, a work function engineered double gate tunneling field effect transistor (WFEDG TFET). We have presented an explicit analytical surface potential modeling of the proposed WFEDG TFET by the solving the 2-D Poisson’s equation. From the surface potential expression, the electric field has been derived which has been utilized to formulate the expression of drain current by performing rigorous integration on the band-to-band tunneling generation rate over the tunneling region. Based on this analytical modeling, an overall performance comparison of our proposed WFEDG TFET with its normal DG TFET counterpart has been presented in this work to establish the superiority of our proposed structure in terms of surface potential and drain current characteristics. Analytical results have been compared with SILVACO ATLAS device simulator results to validate our present model.
引用
收藏
页码:104 / 114
页数:10
相关论文
共 50 条
  • [31] Double-gate tunnel field-effect transistor: Gate threshold voltage modeling and extraction
    Yu-chen Li
    He-ming Zhang
    Hui-yong Hu
    Yu-ming Zhang
    Bin Wang
    Chun-yu Zhou
    Journal of Central South University, 2014, 21 : 587 - 592
  • [32] Two-dimensional potential, electric field and drain current model of source pocket hetero gate dielectric triple work function tunnel field-effect transistor
    Sharma, Dheeraj
    Raad, Bhagwan Ram
    Yadav, Dharmendra Singh
    Kondekar, Pravin
    Nigam, Kaushal
    MICRO & NANO LETTERS, 2017, 12 (01): : 11 - 16
  • [33] TOAD Simulations of Double Gate Tunnel Field Effect Transistor with Spacer drain overlap base on Vertical Tunneling
    Singh, Sapna
    Chauhan, Sudakar Singh
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 1 - 4
  • [34] Two-dimensional analytical modeling of the surface potential and drain current of a double-gate vertical t-shaped tunnel field-effect transistor
    Singh, Shailendra
    Raj, Balwinder
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1154 - 1163
  • [35] Two-dimensional analytical modeling of the surface potential and drain current of a double-gate vertical t-shaped tunnel field-effect transistor
    Shailendra Singh
    Balwinder Raj
    Journal of Computational Electronics, 2020, 19 : 1154 - 1163
  • [36] Drain current model for a hetero-dielectric single gate tunnel field effect transistor (HDSG TFET)
    Singh, Ajay Kumar
    Fui, Tan Chun
    Soong, Lim Way
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (03)
  • [37] PERFORMANCE ANALYSIS OF JUNCTIONLESS GATE ALL AROUND TUNNEL FIELD EFFECT TRANSISTOR
    Moni, D. Jackuline
    Sundari, T. Jaspar Vinitha
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 262 - 266
  • [38] Design and Analysis of Double Gate Tunnel Field Effect Transistor using Charged Plasma
    Banerjee, Hemanga
    Sarkar, Kinjol
    Debnath, Papiya
    Roy, Swarnil
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 409 - 413
  • [39] High frequency performance of dual metal gate vertical tunnel field effect transistor based on work function engineering
    Nigam, Kaushal
    Kondekar, Pravin
    Sharma, Dheeraj
    MICRO & NANO LETTERS, 2016, 11 (06): : 319 - 322
  • [40] Study on the Influence of Drain Voltage on Work Function Variation Characteristics in Tunnel Field-effect Transistor
    Kim, Hyun Woo
    Kim, Jang Hyun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (06) : 558 - 564