Compact 2D modeling and drain current performance analysis of a work function engineered double gate tunnel field effect transistor

被引:0
|
作者
Saheli Sarkhel
Navjeet Bagga
Subir Kumar Sarkar
机构
[1] Jadavpur University,Department of Electronics and Telecommunication Engineering
来源
关键词
Double gate (DG); Tunnel field effect transistor (TFET); Band-to-band tunneling (BTBT); Work function engineered gate (WFEG); Poisson’s equation;
D O I
暂无
中图分类号
学科分类号
摘要
The ongoing trend of device dimension miniaturization is attributed to a large extent by the development of several non-conventional device structures among which tunneling field effect transistors (TFETs) have attracted significant research attention due to its inherent characteristics of carrier conduction by built-in tunneling mechanism which in turn mitigates various short channel effects (SCEs). In this work, we have, incorporated the innovative concept of work function engineering by continuously varying the mole fraction in a binary metal alloy gate electrode along the horizontal direction into a double gate tunneling field effect transistor (DG TFET), thereby presenting a new device structure, a work function engineered double gate tunneling field effect transistor (WFEDG TFET). We have presented an explicit analytical surface potential modeling of the proposed WFEDG TFET by the solving the 2-D Poisson’s equation. From the surface potential expression, the electric field has been derived which has been utilized to formulate the expression of drain current by performing rigorous integration on the band-to-band tunneling generation rate over the tunneling region. Based on this analytical modeling, an overall performance comparison of our proposed WFEDG TFET with its normal DG TFET counterpart has been presented in this work to establish the superiority of our proposed structure in terms of surface potential and drain current characteristics. Analytical results have been compared with SILVACO ATLAS device simulator results to validate our present model.
引用
收藏
页码:104 / 114
页数:10
相关论文
共 50 条
  • [1] Compact 2D modeling and drain current performance analysis of a work function engineered double gate tunnel field effect transistor
    Sarkhel, Saheli
    Bagga, Navjeet
    Sarkar, Subir Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 104 - 114
  • [2] Effect of Drain Doping and Temperature Variation on the Performance of Heterojunction Double Gate Tunnel Field Effect Transistor from a 2D ATLAS Simulation
    Ahish, S.
    Sharma, Dheeraj
    Kumar, Y. B. N.
    Vasantha, M. H.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (02) : 162 - 170
  • [3] Compact 2D threshold voltage modeling and performance analysis of ternary metal alloy work-function-engineered double-gate MOSFET
    Saha, Priyanka
    Sarkhel, Saheli
    Sarkar, Subir Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 648 - 657
  • [4] Compact 2D threshold voltage modeling and performance analysis of ternary metal alloy work-function-engineered double-gate MOSFET
    Priyanka Saha
    Saheli Sarkhel
    Subir Kumar Sarkar
    Journal of Computational Electronics, 2017, 16 : 648 - 657
  • [5] Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET
    Garg, Dhruv
    Wadhwa, Girish
    Singh, Shailendra
    Raman, Ashish
    Raj, Balwinder
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2021, 22 (06) : 764 - 773
  • [6] Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET
    Dhruv Garg
    Girish Wadhwa
    Shailendra Singh
    Ashish Raman
    Balwinder Raj
    Transactions on Electrical and Electronic Materials, 2021, 22 : 764 - 773
  • [7] Performance assessment of a double gate work function engineered doped Tunnel FET based on 2D surface potential model
    Bose, Ria
    Roy, J. N.
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 529 - 534
  • [8] Analytical Drain Current Modeling of Double-Gate Tunnel Field-Effect Transistors
    Pal, Arnab
    Dutta, Aloke K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3213 - 3221
  • [9] Gate Oxide Thickness and Drain Current Variation of Dual Gate Tunnel Field Effect Transistor
    Howldar, S.
    Balaji, B.
    Rao, K. Srinivasa
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (03): : 520 - 528
  • [10] High Performance Drain Engineered InGaN Heterostructure Tunnel Field Effect Transistor
    Duan, Xiaoling
    Zhang, Jincheng
    Chen, Jiabo
    Zhang, Tao
    Zhu, Jiaduo
    Lin, Zhiyu
    Hao, Yue
    MICROMACHINES, 2019, 10 (01)