Study of a hysteresis window of FinFET and fully-depleted silicon-on-insulator (FDSOI) MOSFET with ferroelectric capacitor

被引:0
|
作者
Chankeun Yoon
Seungjun Moon
Changhwan Shin
机构
[1] Sungkyunkwan University,Department of Electrical and Computer Engineering
来源
关键词
Hysteresis; Fully-depleted silicon-on-insulator (FDSOI) device; Fin-shaped field-effect-transistor (FinFET); Ferroelectric capacitor;
D O I
暂无
中图分类号
学科分类号
摘要
In this work, the measured electrical characteristics of a fully depleted silicon-on-insulator (FDSOI) device and fin-shaped field-effect transistor (FinFET), whose gate electrode is connected in series to the bottom electrode of a ferroelectric capacitor (FE-FDSOI/FE-FinFET), are experimentally studied. The hysteretic property in input transfer characteristic of those devices is desirable for memory device applications, so that the understanding and modulating the hysteresis window is a key knob in designing the devices. It is experimentally observed that the hysteresis window of FE-FDSOI/FE-FinFET is decreased with (i) increasing the area of the ferroelectric capacitor and/or (ii) decreasing the gate area of baseline FET. The way how to control the hysteresis window of FE-FDSOI/FE-FinFET is proposed and discussed in detail.
引用
收藏
相关论文
共 50 条
  • [21] Operation Scheme Optimization for Charge Trap Transistors (CTTs) Based on Fully Depleted Silicon-on-Insulator (FDSOI) Platform
    Wang, Wannian
    Chen, Bing
    Zhao, Jiayi
    Loubriat, Sebastien
    Besnard, Guillaume
    Maleville, Christophe
    Weber, Olivier
    Cheng, Ran
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [22] AN ANALYTICAL DRAIN CURRENT MODEL FOR SHORT-CHANNEL FULLY-DEPLETED ULTRATHIN SILICON-ON-INSULATOR NMOS DEVICES
    CHEN, YG
    KUO, JB
    YU, Z
    DUTTON, RW
    SOLID-STATE ELECTRONICS, 1995, 38 (12) : 2051 - 2057
  • [23] Capacitance-Based Dosimetry of Co-60 Radiation Using Fully-Depleted Silicon-on-Insulator Devices
    Li, Yulong
    Porter, Warren M.
    Ma, Rui
    Reynolds, Margaret A.
    Gerbi, Bruce J.
    Koester, Steven J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) : 3012 - 3019
  • [24] BACK-GATE INDUCED RANDOM TELEGRAPH SIGNAL-NOISE IN FULLY-DEPLETED SILICON-ON-INSULATOR NMOSFETS
    SIMOEN, E
    MAGNUSSON, U
    VERMEIREN, J
    CLAEYS, C
    SOLID-STATE ELECTRONICS, 1993, 36 (11) : 1593 - 1596
  • [25] Comprehensive analysis of fully depleted and partially depleted silicon-on-insulator FET device
    Harika, P.
    Sravani, K. Girija
    Shanthi, G.
    Jaffery, M. D. Bismil
    Sai, K. Rohith
    Vali, Sk. Shoukath
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2025, 31 (04): : 947 - 962
  • [26] HIGH-PERFORMANCE FULLY DEPLETED SILICON-ON-INSULATOR TRANSISTORS
    MACELWEE, TW
    CALDER, ID
    BRUCE, RA
    SHEPHERD, FR
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (06) : 1444 - 1451
  • [27] Mechanism of floating body effect mitigation via cutting off source injection in a fully-depleted silicon-on-insulator technology
    黄鹏程
    陈书明
    陈建军
    Chinese Physics B, 2016, 25 (03) : 287 - 293
  • [28] A physically based investigation of the small-signal behaviour of bulk and fully-depleted silicon-on-insulator MOSFETs for microwave applications
    Rengel, R
    Pardo, D
    Martín, MJ
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (05) : 634 - 643
  • [29] Optical properties determination of Fully Depleted Silicon On Insulator (FDSOI) substrates by ellipsometry
    Schneider, L.
    Abbate, F.
    Le Cunff, D.
    Nolot, E.
    Michallet, A.
    2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, : 195 - 200
  • [30] An Analytical Subthreshold Swing Model for fully-depleted MOSFETs with vertical Gaussian profile fabricated on modified silicon-on-insulator wafers
    Huixiang Huang
    Sufen Wei
    Jinyan Pan
    Wenbin Xu
    Qiang Mei
    Jinhai Chen
    Li Geng
    Zhengxuan Zhang
    Chi-Cheng Chen
    Microsystem Technologies, 2021, 27 : 1295 - 1303