Dual-time resolution time-based transceiver for low-power serial interfaces

被引:0
|
作者
Mostafa Rashdan
机构
[1] Aswan University,Electrical Engineering Department, Faculty of Energy Engineering
关键词
Time-based; Interface; Dual-time resolution; PPM; Serial link;
D O I
暂无
中图分类号
学科分类号
摘要
A dual-time resolution differential-time signaling (DTR-DTS) architecture is proposed in this paper. The number of transmitted bits per symbol in a time-based serial link can be increased by using dual-time resolution pulse-position modulation at the transmitter side instead of using the conventional pulse-position modulation without significantly affecting the transmitted signal bandwidth. Using the proposed architecture, the receiver design is simplified by using time-to-digital converter (TDC) circuits with less number of bits compared to the differential-time signaling (DTS) architecture for the same link rate. The design details are presented in this paper. A simulated 8-bit 12 Gb/s DR-DTS link has been designed in 65 nm mixed signal CMOS process using Cadence tools. Four TDC circuits, 2-bits each, have been used to recover the 8-bits from the received signal. The simulated DTR-DTS link consumes 3.6 mW without the driver circuit.
引用
收藏
页码:81 / 89
页数:8
相关论文
共 50 条
  • [21] Adaptive Time Steps for Compressible Flows Based on Dual-Time Stepping and a RK/Implicit Smoother
    Peles, O.
    Turkel, E.
    JOURNAL OF SCIENTIFIC COMPUTING, 2019, 81 (03) : 1409 - 1428
  • [22] A low-power 8-PAM serial-transceiver in 0.51μm digital CMOS
    Foley, DJ
    Flynn, MP
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 123 - 126
  • [23] High-Resolution PPM for Time-Based Architectures
    Rashdan, Mostafa
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 10 - 13
  • [24] Routing protocol for low power and lossy network–load balancing time-based
    Muneer Bani Yassien
    Shadi A. Aljawarneh
    Mohammad Eyadat
    Eman Eaydat
    International Journal of Machine Learning and Cybernetics, 2021, 12 : 3101 - 3114
  • [25] Adaptive Time Steps for Compressible Flows Based on Dual-Time Stepping and a RK/Implicit Smoother
    O. Peles
    E. Turkel
    Journal of Scientific Computing, 2019, 81 : 1409 - 1428
  • [26] A low-power dual-band triple-mode WLAN CMOS transceiver
    Maeda, Tadashi
    Matsuno, Noriaki
    Hori, Shinichi
    Yamase, Tomoyuki
    Tokairin, Takashi
    Yanagisawa, Kiyoshi
    Yano, Hitoshi
    Walkington, Robert
    Numata, Keiichi
    Yoshida, Nobuhide
    Takahashi, Yuji
    Hida, Hikaru
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) : 2481 - 2490
  • [27] 3ns resolution CMOS low-power time-to-voltage converter
    Baschirotto, A
    Boella, G
    Castello, R
    Frattini, G
    Pessina, G
    Rancoita, PG
    ELECTRONICS LETTERS, 1998, 34 (07) : 614 - 615
  • [28] A real-time, low-power implementation for high-resolution eigenvalue-based spectrum sensing
    Seyede Mahya Safavi
    Mahdi Shabany
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 437 - 447
  • [29] A real-time, low-power implementation for high-resolution eigenvalue-based spectrum sensing
    Safavi, Seyede Mahya
    Shabany, Mahdi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (03) : 437 - 447
  • [30] Multiple-Valued Time-Based Architecture for Serial Communication Links
    Rashdan, Mostafa
    Haslett, James
    Maundy, Brent
    2012 42ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2012, : 1 - 6