TCAD Temperature Analysis of Gate Stack Gate All Around (GS-GAA) FinFET for Improved RF and Wireless Performance

被引:0
|
作者
Bhavya Kumar
Rishu Chaujar
机构
[1] Delhi Technological University,Microelectronics Research Lab, Department of Applied Physics
来源
Silicon | 2021年 / 13卷
关键词
Analog/RF performance; Gate Stack (GS); Gate All Around (GAA) FinFET; High-temperature; Quantum effects; Wireless performance;
D O I
暂无
中图分类号
学科分类号
摘要
In this article, we investigated the impact of temperature variation on DC, analog, RF, and wireless performance of Gate Stack Gate All Around (GS-GAA) FinFET using SILVACO Atlas 3D simulator. The GAA structure introduction enhances the switching ratio (Ion/Ioff) by ∼152.37% and reduces the subthreshold swing (SS) by ∼6.5%. At gate voltage (Vgs) ∼ 0.725 V, the GS-GAA FinFET device exhibits the ZTC (Zero-Temperature-Coefficient) bias point, i.e., the effect of temperature on drain current gets nullified. DC parameters such as leakage current (Ioff), on current (Ion), SS, and threshold voltage (Vth) deteriorate with the rise in temperature. The enhancement in temperature degrades the RF and analog performance of the device by suppressing the parameters like transconductance (gm), device efficiency (TGF), cut-off frequency (fT), gain frequency product (GFP), gain-bandwidth product (GBP), etc. The device’s wireless performance is analyzed using linearity and harmonic distortion parameters such as gm3, gm2, 1-dB compression point, IIP3, VIP3, VIP2, IMD3, HD3, and HD2, and it shows significant improvement as the temperature increases from 300 K to 500 K.
引用
收藏
页码:3741 / 3753
页数:12
相关论文
共 50 条
  • [41] Optimization of high-k and gate metal workfunction for improved analog and intermodulation performance of Gate Stack (GS)-GEWE-SiNW MOSFET
    Gupta, Neha
    Chaujar, Rishu
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 630 - 641
  • [42] Modeling of Negative Bias Temperature Instability (NBTI) for Gate-all-around (GAA) Stacked Nanosheet Technology
    Liu, Leitao
    Fang, Jingtian
    Pal, Ashish
    Asenov, Plamen
    Bajaj, Mohit
    Deng, Bei
    Lin, Xi-Wei
    Mahapatra, Souvik
    Kengeri, Subi
    Bazizi, El Mehdi
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [43] Modelling and simulation of tri-material gate stack gate all-around (TMGSGAA) MOSFET using Legendre Wavelets for analog/RF applications
    Ramesh, R.
    Bhattacharyya, A.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 575 - 585
  • [44] Simulation Analysis of Hafnium-Based-Oxide and Effects of Metallization on Electrical Performance of Gate-All-Around Finfet Devices
    Salami, M.
    Abadi, M. H. Shahrokh
    5TH INTERNATIONAL BIENNIAL CONFERENCE ON ULTRAFINE GRAINED AND NANOSTRUCTURED MATERIALS, UFGNSM15, 2015, 11 : 444 - 448
  • [45] Benchmarking Performance of a Gate-All-Around Germanium Nanotube Field Effect Transistor (GAA-GeNTFET) against GAA-CNTFET
    Bayani, Amir Hossein
    Dideban, Daryoosh
    Akbarzadeh, Mojtaba
    Moezi, Negin
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2017, 6 (04) : M24 - M28
  • [46] A Novel Technique to Investigate the Impact of Temperature and Process Parameters on Electrostatic and Analog/RF Performance of Channel Modulated Junctionless Gate-all-around (CM-JL-GAA) MOSFET
    Gupta, Abhinav
    Gupta, Vidyadhar
    Pandey, Amit Kumar
    Gupta, Tarun Kumar
    SILICON, 2022, 14 (16) : 10613 - 10622
  • [47] Optimized Gate Metal Variant Structure for Graded-Channel (GC) Gate-Stack (GS) Double-Gate (DG) MOSFET to Enhance Switching Speed, Analog and RF Performance
    Chowdhury, Dibyendu
    Dasmahapatra, Suddhendu
    De, Bishnu Prasad
    Maiti, Madhusudan
    Kar, Rajib
    Mandal, Durbadal
    Samanta, Jagannath
    JOURNAL OF ELECTRONIC MATERIALS, 2024,
  • [48] A Novel Technique to Investigate the Impact of Temperature and Process Parameters on Electrostatic and Analog/RF Performance of Channel Modulated Junctionless Gate-all-around (CM-JL-GAA) MOSFET
    Abhinav Gupta
    Vidyadhar Gupta
    Amit Kumar Pandey
    Tarun Kumar Gupta
    Silicon, 2022, 14 : 10613 - 10622
  • [49] Improved DC and RF Performance of Novel MIS p-GaN-Gated HEMTs by Gate-All-Around Structure
    Yu, Chia-Jui
    Hsu, Chin-Wei
    Wu, Meng-Chyi
    Hsu, Wen-Ching
    Chuang, Chih-Yuan
    Liu, Jia-Zhe
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (05) : 673 - 676
  • [50] TCAD based performance analysis of junctionless cylindrical double gate all around FET up to 5nm technology node
    Hossain, N. M. Mahmud
    Quader, Sakib
    Siddik, Abu Bakar
    Chowdhury, Md. Iqbal Bahar
    2017 20TH INTERNATIONAL CONFERENCE OF COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2017,