A Parallel Test Application Method towards Power Reduction

被引:0
|
作者
Ding Deng
Yang Guo
Zhentao Li
机构
[1] National University of Defense Technology,School of Computer
来源
关键词
Low power; Scan test; Parallel; Compression;
D O I
暂无
中图分类号
学科分类号
摘要
As the serial scan design has been one of the most popular methods in VLSI circuit test, power consumption during test increases significantly because of its inherent shift mode. To solve this problem, this paper proposes a novel test scheme, which makes a few improvements in the traditional scan architecture and adopts a new two-phase approach. First, each clock chain is activated in turn and the vectors for scan cells in the activated chain are applied in parallel within a test clock period. Second, after one pattern has been applied completely, all chains are activated to capture the response altogether. In addition, a compression algorithm is proposed to augment the parallelism of our method. Experimental results on benchmark circuits and industrial modules show that, compared with the traditional serial scan scheme, the proposed approach can reduce average power by 88.98% and peak power by 59.99% at acceptable area and wire length cost.
引用
收藏
页码:157 / 169
页数:12
相关论文
共 50 条
  • [11] Reduction of Power Dissipation Through Parallel Optimization of Test Vector and Scan Register Sequences
    Kotasek, Zdenek
    Skarvada, Jaroslav
    Strnadel, Josef
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 364 - 369
  • [12] Towards reduction of INR test frequency?
    Vaillant-Roussel, Helene
    Cadwallader, Jean-Sebastien
    EXERCER-LA REVUE FRANCOPHONE DE MEDECINE GENERALE, 2012, 23 (101): : 92 - 92
  • [13] Application of the SmartLB load balancer to runtime and power consumption reduction of applications in parallel environments
    dos Santos, Vinicius R. S.
    Padoin, Edson L.
    Navaux, Philippe O. A.
    2018 SYMPOSIUM ON HIGH PERFORMANCE COMPUTING SYSTEMS (WSCAD 2018), 2018, : 269 - 269
  • [14] The Leafs Scan-Chain for Test Application Time and Scan Power Reduction
    Chalkia, Maria
    Tsiatouhas, Yiorgos
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 749 - 752
  • [15] A parallel power system linear model reduction method based on extended Krylov subspace
    Du, Zhaobin
    Zhou, Weixian
    Chen, Zhiying
    Zhou, Ziqin
    Chen, Baixi
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2024, 160
  • [16] Towards MuGFETs: A Power Reduction perspective
    Sushmitha, A.
    Narthanaa, K.
    Aravindan, I
    Kumar, Ajay A. S.
    Sundari, Bala Tripura B.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [17] A Method for Test Cases Reduction in Web Application Testing Based on User Session
    Wang, Shuyan
    Wu, Wentao
    Sun, Jiaze
    2018 INTERNATIONAL CONFERENCE ON NETWORKING AND NETWORK APPLICATIONS (NANA), 2018, : 378 - 383
  • [18] Power Losses Reduction of Parallel Connected Power Electronics Devices
    Dou, Zechun
    Hussain, Essam
    Liu, Bin
    Fateh, Amir
    Liu, Yongjiang
    Liu, Liangjie
    Qi, Yu
    Wang, Xingzhi
    2023 25TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, EPE'23 ECCE EUROPE, 2023,
  • [19] Towards vision application adaptable parallel computer
    Amiot, F
    Pissaloux, E
    INTEGRATED COMPUTER-AIDED ENGINEERING, 2001, 8 (04) : 337 - 349
  • [20] Towards Application-Centric Parallel Memories
    Stramondo, Giulio
    Ciobanu, Catalin Bogdan
    Varbanescu, Ana Lucia
    de Laat, Cees
    EURO-PAR 2018: PARALLEL PROCESSING WORKSHOPS, 2019, 11339 : 481 - 493