A 4.5-mW 900-MHz CMOS receiver for wireless paging

被引:67
|
作者
Darabi, H [1 ]
Abidi, AA [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
D O I
10.1109/4.859497
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An ultralow-power 900-MHz receiver implemented on a single CMOS chip is intended for use in FLEX wireless paging. The receiver uses an indirect conversion to zero intermediate frequency (IF) to suppress the flicker noise corner in the second mixer to less than 1 kHz. Various techniques for low-power design, most of them unique to CMOS, are presented, with theoretical support and experimental verifications. The receiver, fabricated in a 0.25-mu m standard CMOS process, achieves 7.4-dB noise figure at 1.6 kHz with -25-dBm IIP3 on a 1.5-V supply. The voltage-controlled oscillator (VCO) has a phase noise of -98 dBc/Hz at 25 kHz offset. The nominal receiver bias current of 3 mA is higher than the expected 2 mA because of unanticipated losses in coupling capacitors.
引用
收藏
页码:1085 / 1096
页数:12
相关论文
共 50 条
  • [41] A 900-MHz Low-Power Transmitter With Fast Frequency Calibration for Wireless Sensor Networks
    Panitantum, Napong
    Mayaram, Kartikeya
    Fiez, Terri S.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 595 - 598
  • [42] A 900-MHz, 0.8-μm CMOS low noise amplifier with 1.2-dB noise figure
    Floyd, BA
    Mehta, J
    Gamero, C
    O, KK
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 661 - 664
  • [43] Low-Power CMOS LNA for 900-MHz LoRa Application Through Parallel-RC Feedback
    Shiau, Cheng-Shian
    Yang, Jeng-Rern
    2017 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK), 2017, : 28 - 29
  • [44] A 400-MHz/900-MHz/2.4-GHz Multi-band FSK Transmitter in 0.18-μm CMOS
    Liao, Kuan-Chao
    Huang, Po-Sheng
    Chiu, Wei-Hao
    Lin, Tsung-Hsien
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 353 - 356
  • [45] A single-chip 900-MHz spread-spectrum wireless transceiver in 1-μm CMOS -: Part I:: Architecture and transmitter design
    Rofougaran, A
    Chang, G
    Rael, JJ
    Chang, JYC
    Rofougaran, M
    Chang, PJ
    Djafari, M
    Ku, MK
    Roth, EW
    Abidi, AA
    Samueli, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) : 515 - 534
  • [46] A 900-MHz fully integrated SOI power amplifier for single-chip wireless transceiver applications
    Tan, Y
    Kumar, M
    Sin, JKO
    Shi, LX
    Lau, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) : 1481 - 1486
  • [47] A 2-V 900-MHz monolithic CMOS dual-loop frequency synthesizer for GSM receivers
    Yan, WST
    Luong, HC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 204 - 216
  • [48] New 900 MHz CMOS voltage-controlled oscillator for wireless communications
    Tchamov, N
    Zohios, J
    Ismail, M
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1169 - 1171
  • [49] 900-MHz, 3.5-mW, 8-bit Pipelined Subranging ADC Combining Flash ADC and TDC
    Muroya, Kenichiro
    Hayakawa, Daiki
    Sewaki, Kenji
    Imayanagida, Kento
    Ueno, Kouki
    Sonoda, Yuuki
    Ohhata, Kenichi
    2017 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2017, : 7 - 9
  • [50] A 900-MHz, 3.5-mW, 8-bit Pipelined Subranging ADC Combining Flash ADC and TDC
    Ohhata, Kenichi
    Hayakawa, Daiki
    Sewaki, Kenji
    Imayanagida, Kento
    Ueno, Kouki
    Sonoda, Yuuki
    Muroya, Kenichiro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (09) : 1777 - 1787