A low kickback fully differential dynamic comparator for pipeline analog-to-digital converters

被引:5
|
作者
Diaz-Madrid, Jose-Angel [1 ,4 ]
Domenech-Asensi, Gines [2 ]
Hauer, Johann [3 ]
Mateu, Loreto [3 ]
机构
[1] Ctr Univ Def San Javier, Dept Ingn & Tecn Aplicadas, Santiago De La Ribera 30720, Spain
[2] Univ Politecn Cartagena, Dept Elect Tecnol Comp & Proyectos, Cartagena, Spain
[3] Fraunhofer Inst Integrated Circuits IIS, Erlangen, Germany
[4] Ctr Univ Def San Javier, Murcia, Spain
关键词
ADC; analog circuit; complementary metal-oxide-semiconductor; dynamic comparator;
D O I
10.1002/eng2.12055
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This study presents a fully differential dynamic comparator with low kickback noise, an effect caused by voltage variations in the regeneration nodes of these types of circuit. Given their low power dissipation, dynamic comparators are key circuits in analog-to-digital converters (ADCs), especially in pipelined ADCs. The proposed comparator has been simulated and compared with three other comparator topologies. The value of the kickback noise generated by the proposed circuit is lower than that generated by other conventional dynamic comparators over a wide input range, while simultaneously showing a low offset voltage error. The dynamic comparator has been implemented in a low-resolution ADC with a resolution of 2.5 effective bits, which has been prototyped in a 0.35-mu m CMOS AMS C35B4 process. Its size is 34 mu m x 38 mu m.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] EVALUATING ANALOG-TO-DIGITAL CONVERTERS
    POLGE, RJ
    BHAGAVAN, BK
    CALLAS, L
    SIMULATION, 1975, 24 (03) : 81 - 86
  • [42] A Fully Synthesizable Dynamic Latched Comparator with Reduced Kickback Noise
    Li, Min
    Wang, Jue
    Cheng, Xu
    Zeng, Xiaoyang
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2876 - 2880
  • [43] A Scalable Fully-Digital Differential Analog Voltage Comparator
    Gupta, Ashima
    Singh, Anil
    Agarwal, Alpana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (04)
  • [44] A new approach in differential nonlinearity testing of the analog-to-digital converters
    Kollar, Martin
    Michalko, Peter
    MEASUREMENT, 2007, 40 (05) : 520 - 526
  • [45] A low kickback noise and low power dynamic comparator
    Satapathy, Bibhudutta
    Kaur, Amandeep
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 146 - 149
  • [46] Efficient Digital Background Calibration of Time-Interleaved Pipeline Analog-to-Digital Converters
    Centurelli, Francesco
    Monsurro, Pietro
    Trifiletti, Alessandro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (07) : 1373 - 1383
  • [47] A high-speed CMOS current comparator suitable for algorithmic analog-to-digital converters
    Electronics and Communication Engineering Department, Istanbul Technical University, Istanbul, Turkey
    Istanb. Univ. J. Electr. Electron. Eng., 2008, 2 (603-605):
  • [48] A HIGH-SPEED CMOS CURRENT COMPARATOR SUITABLE FOR ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    Kaya, Tolga
    Zeki, Ali
    ISTANBUL UNIVERSITY-JOURNAL OF ELECTRICAL AND ELECTRONICS ENGINEERING, 2008, 8 (02): : 603 - 605
  • [49] SENSITIVE COMPARATOR FOR ANALOG/DIGITAL CONVERTERS
    SCHOFER, W
    INTERNATIONALE ELEKTRONISCHE RUNDSCHAU, 1970, 24 (04): : 91 - &
  • [50] A dynamic element matching technique for flash analog-to-digital converters
    Säll, E
    Andersson, KO
    Vesterbacka, M
    NORSIG 2004: PROCEEDINGS OF THE 6TH NORDIC SIGNAL PROCESSING SYMPOSIUM, 2004, 46 : 137 - 140