Low-voltage and low-noise CMOS analog circuits using scaled devices

被引:0
|
作者
Iwata, Atsushi [1 ]
Yoshida, Takeshi [1 ]
Sasaki, Mamoru [1 ]
机构
[1] Hiroshima Univ, Grad Sch Adv Sci Matter, Higashihiroshima 7398530, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 06期
关键词
low-noise amplifier; autozeroing; chopper stabilization; switched op-amp; VCO; ring oscillator; PHASE NOISE;
D O I
10.1093/ietele/e90-c.6.1149
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently low-voltage and low-noise analog circuits with sub 100-nm CMOS devices are strongly demanded for implementing mobile digital multimedia and wireless systems. Reduction of supply voltage makes it difficult to attain a signal voltage swing, and device deviation causes large DC offset voltage and 1/f noise. This paper describes noise reduction technique for CMOS analog and RF circuits operated at a low supply voltage below 1 V. First, autozeroing and chopper stabilization techniques without floating analog switches are introduced. The amplifier test chip with a 0.18-mu m CMOS was measured at a 0.6-V supply, and achieved 89-nV/ root Hz input referred noise (at 100 Hz). Secondly, in RF frequency range, to improve a phase noise of voltage controlled oscillator (VCO), two 1/f-noise reduction techniques are described. The ring VCO test chip achieves I -GHz oscillation, -68 dBc/Hz at 100-kHz offset, 710-mu W power dissipation at 1-V power supply.
引用
收藏
页码:1149 / 1155
页数:7
相关论文
共 50 条
  • [21] Low-voltage RF circuits in CMOS/SOI
    Kodate, Junichi
    Harada, Mitsuru
    Tsukahara, Tsunco
    NTT R and D, 2001, 50 (11): : 880 - 884
  • [22] DTMOS technique for low-voltage analog circuits
    Maymandi-Nejad, Mohammad
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (10) : 1151 - 1156
  • [23] Low-voltage low-power CMOS analogue circuits for Gaussian and uniform noise generation
    Evans, G
    Goes, J
    Steiger-Garçao, A
    Ortigueira, MD
    Paulino, N
    Lopes, JS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 145 - 148
  • [24] Low-power low-voltage analog electronic circuits using the flipped voltage follower
    Ramírez-Angulo, J
    Carvajal, RG
    Torralba, A
    Galan, A
    Vega-Leal, AP
    Tombs, J
    ISIE 2002: PROCEEDINGS OF THE 2002 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-4, 2002, : 1327 - 1330
  • [25] A Ku band low-voltage and low-power CMOS low-noise amplifier with bulk isolation techniques
    Guo, Zifeng
    Liu, Jian
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2024, 75 (02): : 102 - 112
  • [26] Development of low-voltage and high-speed CMOS/SIMOX devices and circuits
    Zhang, Xing
    Xi, Xuemei
    Wang, Rangyuan
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 1997, 18 (02): : 124 - 127
  • [27] LOW-NOISE, ENVIRONMENTALLY SAFE LOW-VOLTAGE POWER CAPACITORS
    RUHLMANN, R
    ELEKTROTECHNISCHE ZEITSCHRIFT-ETZ, 1979, 100 (16-1): : 901 - 903
  • [28] Design of CMOS Low-Noise Analog Circuits for Particle Detector Pixel Readout LSIs
    Li, Fei
    Miyahara, Masaya
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (04): : 568 - 576
  • [29] Analytical expression based design of a low-voltage FD-SOI CMOS low-noise amplifier
    Kihara, Takao
    Kim, Guechol
    Goto, Masaru
    Nakamura, Keiji
    Shimizu, Yoshiyuki
    Matsuoka, Toshimasa
    Taniguchi, Kenji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (02) : 317 - 325
  • [30] Techniques for very low-voltage operation of continuous-time analog CMOS circuits
    Ramirez-Angulo, J
    Gonzalez-Carvajal, R
    Lopez-Martin, A
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 39 - 44