Low-voltage and low-noise CMOS analog circuits using scaled devices

被引:0
|
作者
Iwata, Atsushi [1 ]
Yoshida, Takeshi [1 ]
Sasaki, Mamoru [1 ]
机构
[1] Hiroshima Univ, Grad Sch Adv Sci Matter, Higashihiroshima 7398530, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 06期
关键词
low-noise amplifier; autozeroing; chopper stabilization; switched op-amp; VCO; ring oscillator; PHASE NOISE;
D O I
10.1093/ietele/e90-c.6.1149
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently low-voltage and low-noise analog circuits with sub 100-nm CMOS devices are strongly demanded for implementing mobile digital multimedia and wireless systems. Reduction of supply voltage makes it difficult to attain a signal voltage swing, and device deviation causes large DC offset voltage and 1/f noise. This paper describes noise reduction technique for CMOS analog and RF circuits operated at a low supply voltage below 1 V. First, autozeroing and chopper stabilization techniques without floating analog switches are introduced. The amplifier test chip with a 0.18-mu m CMOS was measured at a 0.6-V supply, and achieved 89-nV/ root Hz input referred noise (at 100 Hz). Secondly, in RF frequency range, to improve a phase noise of voltage controlled oscillator (VCO), two 1/f-noise reduction techniques are described. The ring VCO test chip achieves I -GHz oscillation, -68 dBc/Hz at 100-kHz offset, 710-mu W power dissipation at 1-V power supply.
引用
收藏
页码:1149 / 1155
页数:7
相关论文
共 50 条
  • [1] LOW-VOLTAGE CMOS ANALOG CIRCUITS
    HOSTICKA, BJ
    BROCKHERDE, W
    HAMMERSCHMIDT, D
    KOKOZINSKI, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 864 - 872
  • [2] A low-voltage low-noise CMOS digital family
    Secareanu, RM
    Hartman, D
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 198 - 202
  • [3] Low-voltage CMOS analog computational circuits
    Schaffer, V
    Holman, WT
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 271 - 274
  • [4] Sizing low-voltage CMOS analog circuits
    Jespers, P. G. A.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 752 - 755
  • [5] LOW-VOLTAGE SCALED CMOS AND BICMOS DIGITAL CIRCUITS
    BELLAOUAR, A
    EMBABI, SHK
    ELMASRY, MI
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (04) : 1005 - 1009
  • [6] Low-voltage CMOS circuits for analog iterative decoders
    Winstead, C
    Nguyen, N
    Gaudet, VC
    Schlegel, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) : 829 - 841
  • [7] Low-voltage CMOS low-noise amplifier using planar-interleaved transformer
    Tang, CC
    Liu, SI
    ELECTRONICS LETTERS, 2001, 37 (08) : 497 - 498
  • [8] Ultra low-voltage analog circuits for UHF RFID devices in 180 nm CMOS technology
    Boni, Andrea
    Facen, Alessio
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 359 - 367
  • [9] Ultra low-voltage analog circuits for UHF RFID devices in 180 nm CMOS technology
    Andrea Boni
    Alessio Facen
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 359 - 367
  • [10] Low-noise power for Analog circuits
    Jung, W
    ELECTRONIC DESIGN, 1997, 45 (13B) : 65 - 68