Embedded chip build-up in a wafer-level packaging environment

被引:1
|
作者
Bauer, C. E. [1 ]
Neuhaus, H. J. [1 ]
机构
[1] TechLead Corp, Evergreen, CO USA
关键词
D O I
10.1109/ECTC.2007.373964
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Embedded Chip Build-Up technology maintains compatibility with both printed circuit panel and wafer-level packaging infrastructures. In this paper the authors present a detailed infrastructure and cost trade off analysis of embedded chip packaging of microprocessors in these two environments. Packaging cost reported consists of the following elements: Dielectric, Metallization, Patterning, Via Formation, Assembly and other cost additions. The analysis identifies two distinct sources of yield loss: defective chips and build-up interconnect fabrication defects. While the losses due to defective chips remain independent of the packaging environment, build-up interconnect yield losses are strongly influenced by the type of equipment employed as well as the feature sizes of the design.
引用
收藏
页码:1308 / +
页数:2
相关论文
共 50 条
  • [31] Wafer-level vacuum packaging for MEMS
    Gooch, R
    Schimert, T
    McCardel, W
    Ritchey, B
    Gilmour, D
    Koziarz, W
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1999, 17 (04): : 2295 - 2299
  • [32] Wafer-level packaging gains momentum
    Elenius, P
    SOLID STATE TECHNOLOGY, 1999, 42 (04) : 45 - +
  • [33] Wafer-level packaging technology for MEMS
    Mirza, AR
    ITHERM 2000: SEVENTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, VOL I, PROCEEDINGS, 2000, : 113 - 119
  • [34] Wafer-level packaging of micromechanical resonators
    Joseph, Paul Jayachandran
    Monajemi, Pejman
    Ayazi, Farrokh
    Kohl, Paul A.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (01): : 19 - 26
  • [35] Improvement of Thermo-Mechanical Reliability of Wafer-Level Chip Scale Packaging
    Shi, Lei
    Chen, Lin
    Zhang, David Wei
    Liu, Evan
    Liu, Qiang
    Chen, Ching-I
    JOURNAL OF ELECTRONIC PACKAGING, 2018, 140 (01)
  • [36] Wafer-level packaging boosts yields of chip-on-board image sensors
    Humpston, Giles
    Dagan, Yehudit
    SOLID STATE TECHNOLOGY, 2006, 49 (11) : 30 - 31
  • [37] Effects of microvia build-up layers on the solder joint reliability of a wafer level chip scale package (WLCSP)
    Lau, JH
    Lee, SWR
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1207 - 1215
  • [38] Industrial mmWave Radar Sensor in Embedded Wafer-Level BGA Packaging Technology
    Beck, Christopher
    Ng, Herman Jalli
    Agethen, Roman
    PourMousavi, Mehran
    Forstner, Hans Peter
    Wojnowski, Maciej
    Pressel, Klaus
    Weigel, Robert
    Hagelauer, Amelie
    Kissinger, Dietmar
    IEEE SENSORS JOURNAL, 2016, 16 (17) : 6566 - 6578
  • [39] Wafer level chip stacked module by embedded IC packaging technology
    Chien, Chien-Wei
    Shen, Li-Cheng
    Chang, Tao-Chih
    Chang, Chin-Yao
    Leu, Fang-Jun
    Yang, Tsung-Fu
    Ko, Cheng-Ta
    Lee, Ching-Kuan
    Shu, Chao-Kai
    Lee, Yuan-Chang
    Shih, Ying-Ching
    2007 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 136 - 140
  • [40] Fab integrated packaging (FIP):: A new concept for high reliability wafer-level chip size packaging
    Töpper, M
    Auersperg, J
    Glaw, V
    Kaskoun, K
    Prack, E
    Keser, B
    Coskina, P
    Jäger, D
    Petter, D
    Ehrmann, O
    Samulewicz, K
    Meinherz, C
    Fehlberg, S
    Karduck, C
    Reichl, H
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 74 - 80