Robust Design Methods for Hardware Accelerators for Iterative Algorithms in Scientific Computing

被引:0
|
作者
Kinsman, Adam B. [1 ]
Nicolici, Nicola [1 ]
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Hamilton, ON, Canada
来源
PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE | 2010年
关键词
Bit-width allocation; Satisfiability-Modulo Theory; FLOATING-POINT; OPTIMIZATION; SYSTEMS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The ubiquity of embedded systems of increasing complexity in domains like scientific computing requires computation on models whose complexity has grown beyond what is economical to manage purely in software to requiring hardware acceleration - a key part of which is selecting numerical data representations (bit-width allocation). To address the shortcomings of existing techniques when applied to scientific computing dataflows, we propose a methodology for determining custom hybrid fixed/floating-point data representations for iterative scientific computing applications.
引用
收藏
页码:254 / 257
页数:4
相关论文
共 50 条
  • [21] ITERATIVE ALGORITHMS FOR COMPUTING ALIASING PROBABILITIES
    IVANOV, A
    STARKE, CW
    AGARWAL, VK
    DAEHN, W
    GRUETZNER, M
    WILLIAMS, TW
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (02) : 260 - 265
  • [22] Special issue on hardware accelerators for VLSI design
    Mahmood, A
    VLSI DESIGN, 1996, 4 (02) : R1 - R2
  • [23] Hybrid Interconnect Design for Heterogeneous Hardware Accelerators
    Cuong Pham-Quoc
    Heisswolf, Jan
    Werner, Stephan
    Al-Ars, Zaid
    Becker, Juergn
    Bertels, Koen
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 843 - 846
  • [24] Combined Application of Approximate Computing Techniques in DNN Hardware Accelerators
    Russo, Enrico
    Palesi, Maurizio
    Patti, Davide
    Lahdhiri, Habiba
    Monteleone, Salvatore
    Ascia, Giuseppe
    Catania, Vincenzo
    2022 IEEE 36TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW 2022), 2022, : 16 - 23
  • [25] Hardware Accelerators for Data Processing in High Performance Computing Systems
    Sklyarov, Valery
    Skliarova, Iouliia
    Utepbergenov, Irbulat
    2021 IEEE 15TH INTERNATIONAL CONFERENCE ON APPLICATION OF INFORMATION AND COMMUNICATION TECHNOLOGIES (AICT2021), 2021,
  • [26] Comparison of Hardware Accelerators for Some ALICE Online Computing Applications
    Changaival, Boonyarit
    Bouron, Dimtri
    Chapeland, Sylvain
    Achalakul, Tiranee
    2015 4TH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND COMPUTER SYSTEMS (ICSECS), 2015, : 21 - 26
  • [27] QUANTUM ALGORITHMS AND CIRCUITS FOR SCIENTIFIC COMPUTING
    Bhaskar, Mihir K.
    Hadfield, Stuart
    Papageorgiou, Anargyros
    Petras, Iasonas
    QUANTUM INFORMATION & COMPUTATION, 2016, 16 (3-4) : 197 - 236
  • [28] Approximation algorithms in combinatorial scientific computing
    Pothen, Alex
    Ferdous, S. M.
    Manne, Fredrik
    ACTA NUMERICA, 2019, 28 : 541 - 633
  • [29] Spiking Network Algorithms for Scientific Computing
    Severa, William
    Parekh, Ojas
    Carlson, Kristofor D.
    James, Conrad D.
    Aimone, James B.
    2016 IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC), 2016,
  • [30] FPGA Based Hardware Architectures for Iterative Algorithms Implementations
    Belean, Bogdan
    Borda, Monica
    Bot, Adrian
    2013 36TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2013, : 751 - 754