Platform of 3D package integration

被引:0
|
作者
Wang, Wei Chung [1 ,2 ]
Lee, Fred [1 ]
Weng, Gl [1 ]
Tai, Willie [1 ]
Ju, Michael [1 ]
Chuang, Ron [1 ]
Fang, Weileun [2 ]
机构
[1] Adv Semiconduct Engn Inc, Kaohsiung, Taiwan
[2] Natl Tsing Hua Univ, MEMS Inst, Hsinchu 30013, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Package on Package (PoP) is a package technology placing one package on top of another to integrate different functionalities while still remains a compact size. PoP offers procurement flexibility, lower cost of ownership, better total system costs and faster time to market. Normally designers use top package for memory application and bottom package for ASIC, Baseband or Processor application. By using this PoP technology, the memory KGD issue can be mitigated since the memory to be integrated with bottom package can be bum-in and tested before integration with bottom package. In addition; the development cycle time and cost can be reduced since memory is decoupled from ASIC/Baseband/Processor from the perspective of qualification, yield, sourcing, procurement timing and logistic handling. However, stringent coplanarity control for bottom package is necessary to ensure high package stacking yield when combining with top packages that are normally coming from different sources with different warpage behavior. Besides, the customized mold chase fabrication is costly and time consuming for product prototyping. A state-of-the-art 3D package integration platform based on current FBGA infrastructure had been proposed, developed and validated to resolve the issues listed above and yet is complied with JEDEC package outline standard for PoP.
引用
收藏
页码:743 / +
页数:2
相关论文
共 50 条
  • [41] 3D integration review
    Farooq, Mukta G.
    Iyer, Subramanian S.
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (05) : 1012 - 1025
  • [42] 3D Integration Technologies
    Ramm, Peter
    Klumpp, Armin
    Weber, Josef
    Taklo, Maaike M. V.
    DTIP 2009: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2009, : 71 - +
  • [43] 3D FOWLP Integration
    Guan, Lim Teck
    Ho, David Soon Wee
    Chong, Chai Tai
    Bhattacharya, Surya
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1728 - 1735
  • [44] Metrology for 3D Integration
    Allen, Richard A.
    Vartanian, Victor H.
    Read, David
    Baylies, Winthrop A.
    INTERNATIONAL SYMPOSIUM ON FUNCTIONAL DIVERSIFICATION OF SEMICONDUCTOR ELECTRONICS 2 (MORE-THAN-MOORE 2), 2014, 61 (06): : 105 - 112
  • [45] 3D monolithic integration
    Batude, P.
    Vinet, M.
    Pouydebasque, A.
    Le Royer, C.
    Previtali, B.
    Tabone, C.
    Hartmann, J. -M.
    Sanchez, L.
    Baud, L.
    Carron, V.
    Toffoli, A.
    Allain, F.
    Mazzocchi, V.
    Lafond, D.
    Deleonibus, S.
    Faynot, O.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2233 - 2236
  • [46] 3D system integration
    Klumpp, Armin
    Merkel, Reinhard
    Ramm, Peter
    Wieland, Robert
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 70 - +
  • [47] 3d integration for introspection
    Mysore, Shashidhar
    Agrawal, Banit
    Srivastava, Navin
    Lin, Sheng-Chih
    Banerjee, Kaustav
    Sherwood, Timothy
    IEEE MICRO, 2007, 27 (01) : 77 - 83
  • [48] RESINVM3D: A 3D resistivity inversion package
    Pidlisecky, Adam
    Haber, Eldad
    Knight, Rosemary
    GEOPHYSICS, 2007, 72 (02) : H1 - H10
  • [49] Fan-out Wafer and Panel Level Packaging - A Platform for 3D Integration
    Braun, Tania
    Becker, Karl-Friedrich
    Topper, Michael
    Aschenbrenner, Rolf
    Schneider-Ramelow, Martin
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [50] Thermal Performance Analysis of a 3D Package
    Tan, S. P.
    Che, F. X.
    Zhang, Xiaowu
    Teo, K. H.
    Gao, S.
    Pinjala, D.
    Hoe, Yen Yi Germaine
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 72 - 75