Design, Implementation and Comparative Analysis of Kogge Stone Adder using CMOS and GDI design: A VLSI Based Approach

被引:2
|
作者
Shilpa, C. N. [1 ]
Shinde, Kunjan D. [1 ]
Nithin, H., V [1 ]
机构
[1] PESITM, Shivamogga, India
来源
2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN) | 2016年
关键词
Parallel Prefix Adder; Kogge Stone Adder; CMOS design; GDI design; Cadence Design Suite; 180nm technology; Area; Power; Delay and Power Delay Product;
D O I
10.1109/CICN.2016.117
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Adders forms a major part in various arithmetic logical operations.Parallel Prefix Adder have been built up as the most essential and efficient circuit for binary addition. Their Particular structure and execution performance are very attractive for VLSI implementation. In these papers, we describe the design and performance of the Kogge Stone Parallel Prefix Adders and implemented using different design technique. CMOS (Complementary Metal Oxide Semiconductor) and GDI (Gate Diffusion Input) are the different design technique used.. The design and simulation of logic gates is performed on CADENCE Design Suit 6.1.6 using virtuoso and ADE Environment at GPDK 180nm technology. The execution measurement considered for the performance of the KSA is delay, number of gate count/Transistor Count (area) and power. Simulation studies are done for 4-bit, 8-bit and 16-bit input data.
引用
收藏
页码:570 / 574
页数:5
相关论文
共 50 条
  • [41] Design and Implementation of CORDIC algorithm using Integrated Adder and Subtractor
    Bhukya, Sreenivasu
    Inguva, Sharath Chandra
    2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [42] Design and Implementation of Carry Select Adder without Using Multiplexers
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    Sajith, K.
    2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [43] Novel Approach Design of Elliptic curve Cryptography Implementation in VLSI
    Chandrasekaran, V.
    Nagarajan, N.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 99 - +
  • [44] DESIGN OF RIPPLE CARRY ADDER USING CMOS OUTPUT WIRED LOGIC BASED MAJORITY GATE
    Sarkar, Mili
    Taki, G. S.
    Sengupta, Rimi
    Prerna
    Ray, Soham Nandi
    2017 8TH ANNUAL INDUSTRIAL AUTOMATION AND ELECTROMECHANICAL ENGINEERING CONFERENCE (IEMECON), 2017, : 328 - 331
  • [45] Design and Implementation of Modified Vedic Multiplier Using Modified Decoder-Based Adder
    Kumari, Arti
    Kharwar, Saurabh
    Singh, Sangeeta
    Mohammed, Mustafa K. A.
    Zaki, Salim M.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND INTELLIGENT SYSTEMS, ICETIS 2022, VOL 2, 2023, 573 : 207 - 215
  • [46] Optimization of Cell-based VLSI Circuit Design using a Genetic Algorithm: Design Approach
    Wankhede, Manisha V.
    Deshmukh, Amol Y.
    IMECS 2009: INTERNATIONAL MULTI-CONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2009, : 1599 - +
  • [47] Nonlinear GDI Rail Pressure Control: Design, Analysis and Experimental Implementation
    Liu Qifang
    Gong Xun
    Chen Hong
    Xin Baiyu
    Sun Pengyuan
    2015 34TH CHINESE CONTROL CONFERENCE (CCC), 2015, : 8132 - 8139
  • [48] VLSI design and Comparative Analysis of Memory BIST controllers
    Joseph, Elsa P.
    Antony, Rony P.
    2014 First International Conference on Computational Systems and Communications (ICCSC), 2014, : 272 - 276
  • [49] Comparative analysis of 32-bit CSLA based on CMOS and GDI logic
    Amizhdhu, G. Thamizh
    Samundiswary, P.
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2018, : 147 - 152
  • [50] Design of Wallace Tree Multiplier Using Sparse Kogge-Stone and Brent-Kung Adders
    Chowdary, M. Lokesh
    Mallaiah, A.
    Lakshmi, A. Jaya
    INNOVATIONS IN ELECTRONICS AND COMMUNICATION ENGINEERING, 2019, 33 : 195 - 203