Hierarchical simulation of a multiprocessor architecture

被引:1
|
作者
Pirvu, M [1 ]
Bhuyan, L [1 ]
Mahapatra, R [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
关键词
D O I
10.1109/ICCD.2000.878349
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
When proposing new architectural enhancements, it is also important to account for the hardware complexity. To achieve this goal, we propose to model the new design in a hardware description language (HDL), synthesize the HDL code, and infer a realistic clock cycle which will be used in subsequent simulations. For accurate results, we develop a two-level hierarchical simulation technique, where an execution driven simulator (RSIM) and an HDL simulator (Verilog-XL) are coupled together to evaluate an entire system. We detail the simulation process and show its impact on the design of an interconnect switch architecture for CC-NUMA multiprocessors.
引用
收藏
页码:585 / 588
页数:4
相关论文
共 50 条
  • [31] MARVIN - MULTIPROCESSOR ARCHITECTURE FOR VISION
    BROWN, C
    RYGOL, M
    APPLYING TRANSPUTER BASED PARALLEL MACHINES ( OUG 10 ), 1989, : 95 - 107
  • [32] A BROADCAST CUBE MULTIPROCESSOR ARCHITECTURE
    MOONA, R
    RAJARAMAN, V
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 405 - 410
  • [33] On the bandwidth of hierarchical network multiprocessor system
    Ahmed, N.
    Chaudhry, G.M.
    International Journal of Modelling and Simulation, 1999, 19 (04): : 334 - 340
  • [34] M2 hierarchical multiprocessor
    Oyang, Yen-Jen
    Sheu, David Jinsung
    Cheng, Chih-Yuan
    Yang, Cheng-Zen
    Future Generation Computer Systems, 1993, 9 (03) : 235 - 240
  • [35] Co-simulation platform based on systemc for multiprocessor system on chip architecture exploration
    Boukhechem, Sami
    Bourennane, El-Bay
    Samahi, Halim
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 311 - +
  • [36] Distributed agent based simulation architecture with hierarchical time synchronisation
    Adamko, N
    Klima, V
    MODELLING AND SIMULATION 2005, 2005, : 123 - 127
  • [37] Signalling in the heterogeneous architecture multiprocessor paradigm
    Núñez, A
    Reyes, V
    Bautista, T
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 165 - 174
  • [38] STARAN - ASSOCIATIVE APPROACH TO MULTIPROCESSOR ARCHITECTURE
    SAYRE, GE
    REVUE FRANCAISE D AUTOMATIQUE INFORMATIQUE RECHERCHE OPERATIONNELLE, 1976, 10 (05): : 59 - 76
  • [39] SYNTHESIS OF AN ARCHITECTURE FOR A CLUSTERED MULTIPROCESSOR NETWORK
    MAJUMDAR, B
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (02) : 245 - 257
  • [40] Architecture links multiprocessor DSP modules
    Webb, W
    EDN, 1998, 43 (26) : 18 - 18