Strain and channel engineering for fully depleted SOI MOSFETs towards the 32 nm technology node

被引:18
|
作者
Andrieu, F.
Weber, O.
Ernst, T.
Faynot, O.
Deleonibus, S.
机构
[1] CEA, LETI Minatec, F-38054 Grenoble, France
[2] Univ Tokyo, Tokyo 1138656, Japan
关键词
MOS; strain; SOI; Silicon Germanium; germanium; Contact Etch Stop Layers; mobility boosters; short channel transport;
D O I
10.1016/j.mee.2007.04.132
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we review different CMOS technologies used at CEA-LETI to improve hole and electron velocity for the 32 nm technology node Fully Depleted Silicon-On-Insulator (FDSOI) MOSFETs. The orientation, the strain and the material of the channel are the key parameters that have been tuned and optimized. Tensile strained SOI (sSOI) for nMOS and compressive Ge for pMOS are found to be promising channels for CMOS integration. They provide a 2 times (7.5 times) mobility improvement for electrons (holes), giving rise to well-balanced drain currents for n and pMOS. They also allow a tuning of the threshold voltage. The gate length and width scalabity of these technologies are also addressed. In particular, we detail the excellent performance of strained Si0.6Ge0.4 and sSOI down to 30 nm gate length. We also discuss the specifies of short channel transport in these channels: the role of the carrier mobility, the limiting scattering phenomena and the ballistic transport.
引用
收藏
页码:2047 / 2053
页数:7
相关论文
共 50 条
  • [1] Strain Transfer Structure as a Mobility Booster for Fully-Depleted SOI MOSFETs at the 10nm Node
    Morvan, S.
    Andrieu, F.
    Barbe, J-C
    Ghibaudo, G.
    2013 14TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2013, : 57 - 60
  • [2] SHORT-CHANNEL EFFECT IN FULLY DEPLETED SOI MOSFETS
    YOUNG, KK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (02) : 399 - 402
  • [3] Strain Engineering for Fully-Depleted SOI Devices
    Khakifirooz, Ali
    Kulkarni, Pranita
    Bedell, Stephen
    Cheng, Kangguo
    Sadana, Devendra
    Doris, Bruce
    Shahidi, Ghavam
    SIGE, GE, AND RELATED COMPOUNDS 4: MATERIALS, PROCESSING, AND DEVICES, 2010, 33 (06): : 489 - 499
  • [4] Statistical Advantages of Intrinsic Channel Fully Depleted SOI MOSFETs over Bulk MOSFETs
    Hiramoto, Toshiro
    Kumar, Anil
    Mizutani, Tomoko
    Nishimura, Jun
    Saraya, Takuya
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [5] Planar Fully Depleted SOI Technology: a powerful architecture for the 20nm node and beyond
    Faynot, O.
    Andrieu, F.
    Weber, O.
    Fenouillet-Beranger, C.
    Perreau, P.
    Mazurier, J.
    Benoist, T.
    Rozeau, O.
    Poiroux, T.
    Vinet, M.
    Grenouillet, L.
    Noel, J-P.
    Posseme, N.
    Barnola, S.
    Martin, F.
    Lapeyre, C.
    Casse, M.
    Garros, X.
    Jaud, M-A.
    Thomas, O.
    Cibrario, G.
    Tosti, L.
    Brevard, L.
    Tabone, C.
    Gaud, P.
    Barraud, S.
    Ernst, T.
    Deleonibus, S.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [6] SUBTHRESHOLD KINKS IN FULLY DEPLETED SOI MOSFETS
    FOSSUM, JG
    KRISHNAN, S
    FAYNOT, O
    CRISTOLOVEANU, S
    RAYNAUD, C
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (12) : 542 - 544
  • [7] ANALYSIS OF CONDUCTION IN FULLY DEPLETED SOI MOSFETS
    YOUNG, KK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (03) : 504 - 506
  • [8] Noise modeling in fully depleted SOI MOSFETs
    Pailloncy, G
    Iniguez, B
    Dambrine, G
    Raskin, JP
    Danneville, F
    SOLID-STATE ELECTRONICS, 2004, 48 (05) : 813 - 825
  • [9] Study of an embedded buried SiGe structure as a mobility booster for fully-depleted SOI MOSFETs at the 10 nm node
    Morvan, S.
    Andrieu, F.
    Barbe, J. -C.
    Ghibaudo, G.
    SOLID-STATE ELECTRONICS, 2014, 98 : 50 - 54
  • [10] PARASITIC BIPOLAR GAIN IN FULLY DEPLETED N-CHANNEL SOI MOSFETS
    VERPLOEG, EP
    NGUYEN, CT
    WONG, SS
    PLUMMER, JD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (06) : 970 - 977