Low-Phase-Noise CMOS Relaxation Oscillators for On-Chip Timing of IoT Sensing Platforms

被引:7
|
作者
Gagliardi, Francesco [1 ]
Manfredini, Giuseppe [1 ]
Ria, Andrea [2 ]
Piotto, Massimo [1 ]
Bruschi, Paolo [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
[2] Natl Res Council Italy, Inst Elect Informat Engn & Telecommun, I-56122 Pisa, Italy
关键词
relaxation oscillators; RC oscillators; phase noise reduction; low temperature sensitivity; low power; correlated double sampling; jitter modeling;
D O I
10.3390/electronics11111794
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of low-phase-noise fully integrated frequency references is often a critical aspect in the development of low-cost integrated circuits for communication interfaces, sensing platforms, and biomedical applications. This work first discusses relaxation oscillator topologies and design approaches aimed at minimizing the phase noise; then, a single-comparator low-phase-noise RC relaxation oscillator is proposed, featuring a novel comparator self-threshold-adjustment technique. The oscillator was designed for a 10 MHz oscillation frequency. Electrical simulations performed on a 0.18 mu m CMOS design confirmed that the proposed technique effectively rejects the flicker component of the comparator noise, allowing for a 152 dBc/Hz figure of merit at a 1 kHz offset frequency. The standard deviation of the jitter accumulated across 10k oscillation cycles is lower than 4 ns. The simulated current consumption of the circuit is equal to 50.8 mu A with a 1.8 V supply voltage. The temperature sensitivity of the oscillation frequency is also notably low, as its worst-case value across process corners is equal to -20.8 ppm/ degrees C from -55 degrees C to 125 degrees C.
引用
收藏
页数:24
相关论文
共 50 条
  • [41] A low-phase-noise ring oscillator with coarse and fine tuning in a standard CMOS process
    高海军
    孙玲玲
    邝小飞
    楼立恒
    半导体学报, 2012, 33 (07) : 85 - 88
  • [42] A low-phase-noise 900-MHz CMOS ring oscillator with quadrature output
    Lu, Zhi-Qiang
    Ma, Jian-Guo
    Lai, Feng-Chang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 49 (01) : 27 - 30
  • [43] A LOW-PHASE-NOISE CMOS QUADRATURE VCO WITH PMOS BACK-GATE COUPLING
    Yeh, Mel-Ling
    Lin, Yao-Chian
    Liou, Wan-Rone
    Kuo, Sheng-Hing
    Roblin, Patrick
    Chang, Chung Cheng
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (12) : 2682 - 2685
  • [44] Low-phase-noise CMOS VCO with new drain-gate feedback path
    Rezaei, Marzieh
    Jannesari, Abumoslem
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (01) : 89 - 95
  • [45] A low-phase-noise ring oscillator with coarse and fine tuning in a standard CMOS process
    Gao Haijun
    Sun Lingling
    Kuang Xiaofei
    Lou Liheng
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (07)
  • [46] Design and realization of an ultra-low-power low-phase-noise CMOS LC-VCO
    Wu Xiushan
    Wang Zhigong
    Li Zhiqun
    Xia Jun
    Li Qing
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [47] Low-power and robust on-chip thermal sensing using differential ring oscillators'
    Datta, Basab
    Burleson, Wayne
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 25 - 28
  • [48] Design and realization of an ultra-low-power low-phase-noise CMOS LC-VCO
    吴秀山
    王志功
    李智群
    夏峻
    李青
    半导体学报, 2010, 31 (08) : 137 - 140
  • [49] A novel fully on-chip CMOS low-dropout linear regulator with ultra low noise
    Institute of VLSI Design, Zhejiang University, Hangzhou 310027, China
    Pan Tao Ti Hsueh Pao, 2008, 8 (1602-1607):
  • [50] Low-power low-phase-noise differentially tuned quadrature VCO design in standard CMOS
    Tiebout, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) : 1018 - 1024