Design and FPGA Verification of a Quasi-Cyclic LDPC Code for Optical Communication Systems

被引:0
|
作者
Bergero, Genaro [1 ]
Morero, Damian A. [1 ,2 ]
Pola, Ariel L. [3 ]
Castrillon, Mario A. [2 ]
Hueda, Mario R. [2 ]
机构
[1] ClariPhy Argentina SA, Humberto Primo 680, RA-5000 Cordoba, Argentina
[2] Univ Nacl Cordoba, FCEEN, IDIT, CONICET, Av Velez Sarsfield 1611, RA-5016 Cordoba, Argentina
[3] Fdn Fulgor, Romagosa 518, RA-5016 Cordoba, Argentina
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Powerful forward error correction codes such as quasi-cyclic low density parity check (QC-LDPC) are required in next-generation coherent optical communication systems [1]. This work describes the design and experimental verification of a high net coding gain (NCG), low complexity QC-LDPC code. Towards this end, we develop a field programmable gate array (FPGA) based platform specially designed for optimization and performance evaluation of LDPC codes. The proposed FPGA framework includes several features such as the capability of changing the internal resolution of the decoder algorithm or capturing error patterns for error-floor analysis. Experimental results derived from the FPGA platform show that the designed QC-LDPC code is able to achieve an NCG of 11.6 dB at a bit-error-rate (BER) of 10(-15) with an overhead of 25% and a codeword length of only 16K bits.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Optimized Design of Distributed Quasi-Cyclic LDPC Coded Spatial Modulation
    Zhao, Chunli
    Yang, Fengfan
    Waweru, Daniel Kariuki
    Chen, Chen
    Xu, Hongjun
    SENSORS, 2023, 23 (07)
  • [32] Irregular Quasi-Cyclic LDPC Codes Design with Generalized ACE Constraint
    He, Huan
    Xu, Youyun
    Cal, Yueming
    2009 WRI INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND MOBILE COMPUTING: CMC 2009, VOL I, 2009, : 196 - 199
  • [33] Design of Quasi-Cyclic Cycle LDPC Codes over GF(q)
    Hu, ShuKai
    Chen, Chao
    Sun, Rong
    Wang, XinMei
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2012, E95B (03) : 983 - 986
  • [34] Design of Irregular Quasi-Cyclic LDPC Codes Based on Euclidean Geometries
    Jiang, Xueqin
    Lee, Moon Ho
    IWSDA'09: PROCEEDINGS OF THE FOURTH INTERNATIONAL WORKSHOP ON SIGNAL DESIGN AND ITS APPLICATIONS IN COMMUNICATIONS, 2009, : 141 - 144
  • [35] Quasi-cyclic LDPC codes for fast encoding
    Myung, S
    Yang, K
    Kim, J
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2005, 51 (08) : 2894 - 2901
  • [36] Extension of quasi-cyclic LDPC codes by lifting
    Myung, S
    Yang, K
    2005 IEEE International Symposium on Information Theory (ISIT), Vols 1 and 2, 2005, : 2305 - 2309
  • [37] Accelerating FPGA-based Emulation of Quasi-Cyclic LDPC Codes with Vector Processing
    Chen, Xiaoheng
    Kang, Jingyu
    Lin, Shu
    Akella, Venkatesh
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1530 - 1535
  • [38] A 170 Mbps (8176,7156) quasi-cyclic LDPC decoder implementation with FPGA
    Cui, Zhiqiang
    Wang, Zhongfeng
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5095 - +
  • [39] Lifting methods for quasi-cyclic LDPC codes
    Myung, Seho
    Yang, Kyeongcheol
    Kim, Youngkyun
    IEEE COMMUNICATIONS LETTERS, 2006, 10 (06) : 489 - 491
  • [40] Quasi-Cyclic Asymptotically Regular LDPC Codes
    Mitchell, David G. M.
    Smarandache, Roxana
    Lentmaier, Michael
    Costello, Daniel J., Jr.
    2010 IEEE INFORMATION THEORY WORKSHOP (ITW), 2010,