A Parallel VLSI Algorithm for a High Throughput Systolic Array VLSI Implementation of Type IV DCT

被引:0
|
作者
Chiper, Doru Florin [1 ]
机构
[1] Tech Univ Gh Asachi Iasi, Dept Appl Elect, RO-6600 Iasi, Romania
关键词
DISCRETE COSINE TRANSFORM; PRIME; MDCT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An new design approach to derive a high throughput systolic array architecture for a prime length type IV discrete cosine transform based on parallel and pipeline processing is presented. This approach is based on a parallel VLSI algorithm that uses a parallel restructuring of type IV DCT. It uses parallel pseudo-circular correlation structures as basic computational forms. The proposed algorithm can be mapped onto two linear systolic arrays with similar length and form that have a small number of I/O channels and low I/O bandwidth that can be efficiently implemented into a VLSI chip. A highly efficient VLSI chip can be thus obtained that has good performances in the architectural topology, processing speed, hardware complexity and I/O costs and outperforms others especially in throughput.
引用
收藏
页码:257 / 260
页数:4
相关论文
共 50 条
  • [31] An Efficient VLSI Linear Array for DCT/IDCT Using Subband Decomposition Algorithm
    Sung, Tze-Yun
    Shieh, Yaw-Shih
    Hsin, Hsi-Chin
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2010, 2010
  • [32] A NEW PARALLEL SORTING ALGORITHM AND ITS EFFICIENT VLSI IMPLEMENTATION
    DEY, S
    SRIMANI, PK
    COMPUTER JOURNAL, 1990, 33 (03): : 241 - 246
  • [33] GPGPU Implementation of Parallel Memetic Algorithm for VLSI Floorplanning Problem
    Potti, Subbaraj
    Pothiraj, Sivakumar
    TRENDS IN COMPUTER SCIENCE, ENGINEERING AND INFORMATION TECHNOLOGY, 2011, 204 : 432 - +
  • [34] Merged-cascaded systolic array for VLSI implementation of discrete wavelet transform
    Mohanty, Basant K.
    Meher, Pramod K.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 462 - +
  • [35] On the error-free realization of a scaled DCT algorithm and its VLSI implementation
    Wahid, Khan A.
    Dimitrov, Vassil S.
    Jullien, Graham A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (08) : 700 - 704
  • [36] A RECONFIGURABLE VLSI LINEAR SYSTOLIC ARRAY FOR SORTING
    LEE, DL
    ABOELAZE, MA
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 91 - 95
  • [37] A VLSI IMPLEMENTATION OF THE SIMPLEX ALGORITHM
    BERTOSSI, AA
    BONUCCELLI, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (02) : 241 - 247
  • [38] VLSI implementation of Genetic Algorithm
    Ramamurthy, P
    Vasanth, J
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2003, : 298 - 301
  • [39] A New Systolic Array Algorithm and Architecture for the VLSI Implementation of IDST Based on a Pseudo-Band Correlation Structure
    Chiper, Doru Florin
    Cracan, Arcadie
    Burdia, Danut
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2017, 17 (01) : 75 - 80
  • [40] A HIGH-PERFORMANCE VLSI SYSTOLIC ARRAY FOR COMPUTING PROJECTION OPERATORS
    KAR, DC
    RAO, VVB
    POON, CS
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 75 - 79