Pipelined Implementation of High Radix Adaptive CORDIC as a coprocessor

被引:0
|
作者
Oza, Saharsh Samir [1 ]
Shah, Ankit Parag [1 ]
Thokala, Tarun [1 ]
David, Sumam [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Elect & Commun Engn, Surathkal, India
来源
2015 INTERNATIONAL CONFERENCE ON COMPUTING AND NETWORK COMMUNICATIONS (COCONET) | 2015年
关键词
CORDIC; iterative; adaptive; pipelined; coprocessor; ALGORITHM;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The Coordinate Rotational Digital Computer (CORDIC) algorithm allows computation of trigonometric, hyperbolic, natural log and square root functions. This iterative algorithm uses only shift and add operations to converge. Multiple fixed radix variants of the algorithm have been implemented on hardware. These have demonstrated faster convergence at the expense of reduced accuracy. High radix adaptive variants of CORDIC also exist in literature. These allow for faster convergence at the expense of hardware multipliers in the datapath without compromising on the accuracy of the results. This paper proposes a 12 stage deep pipeline architecture to implement a high radix adaptive CORDIC algorithm. It employs floating point multipliers in place of the conventional shift and add architecture of fixed radix CORDIC. This design has been synthesised on a FPGA board to act as a coprocessor. The paper also studies the power, latency and accuracy of this implementation.
引用
收藏
页码:333 / 342
页数:10
相关论文
共 50 条
  • [41] Architectural design of a Radix-4 CORDIC-based Radix-4 IFFT algorithm and its FPGA implementation
    Bhattacharyya, Kaushik
    Hazra, Anindya
    Hatai, Indranil
    Banerjee, Swapna
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2009, 2 (04) : 201 - 215
  • [42] Very-high radix circular CORDIC: Vectoring and unified rotation/vectoring
    Antelo, E
    Lang, T
    Bruguera, JD
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (07) : 727 - 739
  • [43] High performance rotation architectures based on the radix-4 CORDIC algorithm
    Antelo, E
    Villalba, J
    Bruguera, JD
    Zapata, EL
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (08) : 855 - 870
  • [44] High performance rotation architectures based on the radix-4 CORDIC algorithm
    Univ Santiago de Compostela, Santiago de Compostela, Spain
    IEEE Trans Comput, (855-870):
  • [45] High-performance compensation technique for the radix-4 CORDIC algorithm
    Rao, PR
    Chakrabarti, I
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (05): : 219 - 228
  • [46] A Noniterative Radix-8 CORDIC Algorithm with Low Latency and High Efficiency
    Tang, Wenming
    Xu, Feng
    ELECTRONICS, 2020, 9 (09) : 1 - 17
  • [47] FPGA implementation of Hilbert Transform via Radix-22 Pipelined FFT Processor
    Rani, Archna
    Verma, Ram Mohan
    Jaiswal, Saurabh
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [48] Parallel and Pipelined VLSI Implementation of the New Radix-2 DIT FFT Algorithm
    Keerthan, Harsha
    Qadeer, Shaik
    Azeemuddin, Syed
    Khan, Zafar
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 21 - 26
  • [49] Complete pipelined parallel CORDIC architecture for motion estimation
    Chen, J
    Liu, KJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (05): : 653 - 660
  • [50] FPGA Implementation of a High Speed VLSI Architecture for CORDIC
    Lakshmi, B.
    Dhar, A. S.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058