Fault-tolerant processor arrays based on the 11/2-track switches with flexible spare distributions

被引:53
|
作者
Horita, T
Takanami, I
机构
[1] Iwate Univ, Fac Engn, Dept Comp & Informat Sci, Morioka, Iwate 020, Japan
[2] Ichinoseki Natl Coll Technol, Ichinoseki, Iwate 0218511, Japan
关键词
the 11/2-track switch model; mesh-connected processor arrays; reconfiguration; wafer scale integration; yield enhancement;
D O I
10.1109/12.862214
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A mesh-connected processor array consists of many similar processing elements (PEs) which can be executed in both parallel and pipeline processing. Far the implementation of an array of large numbers of processors. some fault-tolerant issues are necessary to enhance the (fabrication-time) yield and the (run-time) reliability. In this paper, we propose a fault-tolerant reconfigurable processor array using single-track switches like Kung et al.'s model in [1]. The reconfiguration process in our model is executed based on the concept of the "compensation path" like Kung et al.'s method, too. In our model, spare PEs are not necessarily put around the array, but are more flexibly put in the array by changing connections between spare PEs and nonspare PEs white retaining the connections among nonspare PEs in the same manner in Kung et al.'s model. The proposed model has such a desirable property that physical distances between logically adjacent PEs in the reconfigured array are within a constant, that is, independent of sizes of arrays. We show that the hardware overhead of the proposed model is a little greater than that of Kung et al.'s model, while the yield of the proposed model is much better than that of Kung et al.'s model.
引用
收藏
页码:542 / 552
页数:11
相关论文
共 50 条
  • [31] Fault-Tolerant Inverter Operation Based on Si/SiC Hybrid Switches
    Peng, Zishun
    Wang, Jun
    Liu, Zeng
    Dai, Yuxing
    Zeng, Guoqiang
    Shen, Z. John
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2020, 8 (01) : 545 - 556
  • [32] A system for efficiently self-reconstructing 11/2-track switch torus arrays
    Horita, T
    Takanami, I
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2001, E84D (12): : 1801 - 1809
  • [34] DESIGN OF ALGORITHM-BASED FAULT-TOLERANT VLSI ARRAY PROCESSOR
    LIU, CM
    JEN, CW
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (06): : 539 - 547
  • [35] A fault-tolerant memory-based cell for a reconfigurable DSP processor
    Blum, DR
    Delgado-Frias, JG
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 58 - 64
  • [36] Fault-tolerant parallel processor based on a linear cellular automaton model
    Tsunoyama, Masahiro
    Naito, Sachio
    Systems and Computers in Japan, 1990, 21 (14) : 23 - 31
  • [37] A system for efficiently self-reconstructing 11/2-track switch torus arrays
    Horita, T
    Takanami, F
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 939 - 945
  • [38] A STUDY OF 2 APPROACHES FOR RECONFIGURING FAULT-TOLERANT SYSTOLIC ARRAYS
    LAM, CWH
    LI, HF
    JAYAKUMAR, R
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (06) : 833 - 844
  • [39] An efficiently self-reconstructing array system using E-11/2-track switches
    Horita, T
    Takanami, I
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (12): : 2743 - 2752
  • [40] A fault-tolerant image processor for executing the morphology operations based on a nanoscale technology
    Saeid Seyedi
    Nima Jafari Navimipour
    Multimedia Tools and Applications, 2023, 82 : 2489 - 2502