A 3 mW 6-bit 4 GS/s Subranging ADC With Subrange-Dependent Embedded References

被引:3
|
作者
Yang, Chung-Ming [1 ]
Kuo, Tai-Haur [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter; embedded reference; reference-embedded comparator (REC); subrange-dependent embedded reference; subranging ADC; SAR ADC;
D O I
10.1109/TCSII.2021.3053028
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A subranging analog-to-digital converter (ADC) with reference-embedded comparators (RECs) is proposed. By adjusting the bias current and/or body voltage of the REC's input differential pair, the REC offset can be adjusted to a specific voltage equal to a reference voltage referred to henceforth as the embedded reference. For the ADC's coarse stage, RECs with wide-range embedded references are implemented by adjusting the bias currents using current source arrays to cover the full-scale input. By contrast, for the ADC's fine stage, RECs with narrow-range embedded references are implemented by adjusting the body voltage. In addition, the centers of the embedded references in the different ADC subranges are created by current source arrays, which are digitally scaled according to the coarse ADC's output codes. As a result, the reference-voltage-switching network used in conventional subranging ADCs is not required, and hence the speed of the ADC is increased. Moreover, to eliminate the effects of process variation, the bias currents and body voltages in the RECs are calibrated with an auxiliary resistor ladder. After the calibration, the resistor ladder is removed. Consequently, no resistor ladder is used during normal operation, which greatly saves power. A 3 mW 6-bit 4 GS/s REC-based subranging ADC is implemented in 28-nm CMOS technology. With a near Nyquist frequency input, the ADC achieves SNDRs of 31.8 dB and 30.7 dB at 3.6 GS/s and 4 GS/s, respectively. Moreover, at 3.6 GS/s, the ADC has a Walden Figure-of-Merit (FoMW) of 22.7 fJ/conv-step, which is the best compared with prior state-of-the-art 6-bit high-speed ADCs.
引用
收藏
页码:2312 / 2316
页数:5
相关论文
共 50 条
  • [41] An 8-Bit 4-GS/s 120-mW CMOS ADC
    Wei, Hegong
    Zhang, Peng
    Sahoo, Bibhu Datta
    Razavi, Behzad
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [42] A 130 net CMOS 6-bit Full Nyquist 3 GS/s DAC
    Wu, Xu
    Palmers, Pieter
    Steyaert, Michiel S. J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2396 - 2403
  • [43] A 6-bit 10-GS/s 63-mW 4x TI Time-Domain Interpolating Flash ADC in 65-nm CMOS
    Oh, Dong-Ryeol
    Kim, Jong-In
    Seo, Min-Jae
    Kim, Jin-Gwang
    Ryu, Seung-Tak
    ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC), 2015, : 323 - 326
  • [44] Design of a CMOS Track-and-Hold Amplifier for a 6-bit 1-GS/s Interpolating Flash ADC
    Geoghegan, Kevin B.
    Heedley, Perry L.
    Matthews, Thomas W.
    Michael, Sherif
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [45] A Chopped 6-bit 1.6 GS/s SAR ADC Utilizing Slow Decision Information in 22 nm FDSOI
    Ungethuem, Jonathan
    Pietzko, Michael
    Abdelaal, Ahmed
    Kauffman, John G.
    Ortmanns, Maurits
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 141 - 144
  • [46] A bipolar ECL comparator for a 4 GS/s and 6-bit flash A-to-D converter
    Kawada, S
    Sugimoto, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 1022 - 1024
  • [47] A 6-Bit 1 GS/s Pipeline ADC Using Incomplete Settling With Background Sampling-Point Calibration
    Tseng, Chien-Jian
    Lai, Chieh-Fan
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (10) : 2805 - 2815
  • [48] A NMOS Bulk Voltage Trimming Offset Calibration Technique for a 6-bit 5GS/s Flash ADC
    Vassou, Ch
    Mountrichas, L.
    Siskos, S.
    2012 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2012, : 5 - 8
  • [49] A 1 GS/s 6 Bit 6.7 mW Successive Approximation ADC Using Asynchronous Processing
    Yang, Jing
    Naing, Thura Lin
    Brodersen, Robert W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1469 - 1478
  • [50] A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS
    Tai, Hung-Yen
    Tsai, Cheng-Hsueh
    Tsai, Pao-Yang
    Chen, Hung-Wei
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 339 - 343