Board level reliability study on three-dimensional thin stacked packed

被引:0
|
作者
Kim, JY [1 ]
Kang, WJ [1 ]
Ka, YH [1 ]
Kim, YJ [1 ]
Sohn, ES [1 ]
Park, SS [1 ]
Kim, JD [1 ]
Lee, CH [1 ]
Yoshida, A [1 ]
Syed, A [1 ]
机构
[1] Amkor Technol Korea Inc, R&D Ctr, Seoul 133706, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper discusses the optimal design for PS-etCSP to achieve reliable thermal fatigue life of solder joint. For this purpose design analysis was performed using both simulation and experimental approaches. Since reduction of warpage is most critical issue to ensure good solder joint connection for thin packages, parametric study was performed to find the optimal set of package outline dimensions using finite element method. Next to find the optimal design for solder joint reliability, 3D FEA fatigue model was established with non linear material properties of solder joint. Various factors such as ball land size motherboard thickness and surface mounting type were studied. As a result, it is found that thin die with small size and small CTE molding compound is better for minimizing package warpage and larger opening size, thinner board and single mounting on board are good for solder joint reliability. The stack of package however has little effect on solder joint reliability. The effects of board thickness and surface mounting type (single/double) were investigated in terms of assembly stiffness and solder joint reliability. Simulation results showed good correspondence with experiment. The fatigue life and failure location predicted by simulation agreed well with experimental data. The fatigue life of optimal design was 1225 cycles for single PS-etCSP and 990 cycles for stacked PS-etCSP with single side mounting on board under the thermal cycling loading of temperature of -40degreesCsimilar to125degreesC. Subsequently it can be conclude that optimal design of PS-etCSP can meet the requirement for most portable product applications.
引用
收藏
页码:624 / 629
页数:6
相关论文
共 50 条
  • [41] Three-dimensional numerical study on forced convection heat transfer in structured packed porous media
    Yang, Jian
    Zeng, Min
    Yan, Xiao
    Wang, Qiu-Wang
    Hedongli Gongcheng/Nuclear Power Engineering, 2010, 31 (SUPPL. 1): : 103 - 108
  • [42] Board level solder joint reliability analysis and optimization of pyramidal stacked die BGA packages
    Tee, TY
    Zhong, ZW
    MICROELECTRONICS RELIABILITY, 2004, 44 (12) : 1957 - 1965
  • [43] Three-dimensional singularities of a thin plasma slab
    Pegoraro, F
    Bulanov, SV
    Sakai, JI
    Tomassini, G
    PHYSICAL REVIEW E, 2001, 64 (01):
  • [44] Three-Dimensional Observation of Edge-Roughness on Poly-Si/TiN Stacked Gate Using Three-Dimensional STEM
    Ono, S.
    Yamane, M.
    Katakami, A.
    Yugami, J.
    Koguchi, M.
    Ogasawara, M.
    Miyakawa, M.
    Kakibayashi, H.
    Ohji, Y.
    MICROSCOPY AND MICROANALYSIS, 2009, 15 : 634 - 635
  • [45] Three-dimensional optoelectronic stacked processor by use of free-space optical interconnection and three-dimensional VLSI chip stacks
    Li, GQ
    Huang, DW
    Yuceturk, E
    Marchand, PJ
    Esener, SC
    Ozguz, VH
    Liu, Y
    APPLIED OPTICS, 2002, 41 (02) : 348 - 360
  • [46] Dynamics of three-dimensional thin film rupture
    Witelski, TP
    Bernoff, AJ
    PHYSICA D-NONLINEAR PHENOMENA, 2000, 147 (1-2) : 155 - 176
  • [47] A method to machine three-dimensional thin parts
    Obara, H
    Watanabe, T
    Ohsumi, T
    Ninomiya, E
    Hatano, M
    INITIATIVES OF PRECISION ENGINEERING AT THE BEGINNING OF A MILLENNIUM, 2001, : 87 - 91
  • [48] Three-dimensional thin-layer chromatography
    V. G. Berezkin
    N. Yu. Kulakova
    Russian Journal of Physical Chemistry A, 2009, 83 : 1961 - 1965
  • [49] Three-Dimensional Thin-Layer Chromatography
    Berezkin, V. G.
    Kulakova, N. Yu.
    RUSSIAN JOURNAL OF PHYSICAL CHEMISTRY A, 2009, 83 (11) : 1961 - 1965
  • [50] Three-dimensional optoelectronic stacked processor by use of free-space optical interconnection and three-dimensional VLSI chip stacks
    Li, Guoqiang
    Huang, Dawei
    Yuceturk, Emel
    Marchand, Philippe J.
    Esener, Sadik C.
    Ozguz, Volkan H.
    Liu, Yue
    Applied Optics, 2002, 41 (02): : 348 - 360