Hierarchical Temporal Memory implementation on FPGA using LFSR based spatial pooler address space generator

被引:0
|
作者
Kerner, Madis [1 ]
Tammemae, Kalle [1 ]
机构
[1] Tallinn Univ Technol, Dept Comp Syst, Tallinn, Estonia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hierarchical temporal memory (HTM) is the model of the neocortex functionality, developed by Numenta, Inc. The level of implementation does cover only the subset of actual neocortex layers functionality, but, however, is sufficient to be useful in different domain areas e.g. for a novelty or anomaly detection. Numenta provides their implementation of the HTM for commercial or research purposes as a software solution. The purpose of this work is to investigate the feasibility of implementing the HTM algorithm partly or entirely on FPGA, providing the suitable building block for the resource limited cyber physical systems. The uniqueness of the provided solution is based on resource efficient Linear Feedback Shift Registers (LFSR) as connection address generators, as well as using a simple serial interface for inter-column communication.
引用
收藏
页码:92 / 95
页数:4
相关论文
共 50 条
  • [31] Design and Implementation of Pseudo-Random Sequence Generator Based on Logistic Chaotic System and m-Sequence Using FPGA
    Feng, Kai
    Ding, Qun
    ADVANCES IN INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PT II, 2018, 82 : 361 - 369
  • [32] Gait Recognition and Understanding Based on Hierarchical Temporal Memory Using 3D Gait Semantic Folding
    Luo, Jian
    Tjahjadi, Tardi
    SENSORS, 2020, 20 (06)
  • [33] UTOPIA: Generic User-level Access to the Physical Memory Address Space for IP Core Debugging and Validation on FPGA based PCIe Extension Cards
    Noell, Hendrik
    Siegert, Sebastian
    Hiltscher, Johannes
    Rehm, Wolfgang
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 108 - 108
  • [34] Real-Time Implementation of UWB-OFDM SAR Imaging System Using Shared Memory Based FPGA
    Hossain, Md Anowar
    Elshafiey, Ibrahim
    Alkanhal, Majeed A. S.
    APPLIED COMPUTATIONAL ELECTROMAGNETICS SOCIETY JOURNAL, 2014, 29 (11): : 895 - 903
  • [35] Spatial visual attention for novelty detection: A space-based saliency model in 3D using spatial memory
    Imamoglu, Nevrez
    Dorronzoro, Enrique
    Sekine, Masashi
    Kita, Kahori
    Yu, Wenwei
    IPSJ Transactions on Computer Vision and Applications, 2015, 7 : 35 - 40
  • [36] RF interference reduction for simultaneous digital PET/MR using an FPGA-based, optimized spatial and temporal clocking distribution
    Gebhardt, P.
    Wehner, J.
    Weissler, B.
    Kiessling, F.
    Marsden, P. K.
    Schulz, V.
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [37] Complex-Exponential-Based Bio-Inspired Neuron Model Implementation in FPGA Using Xilinx System Generator and Vivado Design Suite
    Ahmad, Maruf
    Zhang, Lei
    Ng, Kelvin Tsun Wai
    Chowdhury, Muhammad E. H.
    BIOMIMETICS, 2023, 8 (08)
  • [38] Real-time FPGA-based implementation of the AKAZE algorithm with nonlinear scale space generation using image partitioning
    Soleimani, Parastoo
    Capson, David W.
    Li, Kin Fun
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2021, 18 (06) : 2123 - 2134
  • [39] Real-time FPGA-based implementation of the AKAZE algorithm with nonlinear scale space generation using image partitioning
    Parastoo Soleimani
    David W. Capson
    Kin Fun Li
    Journal of Real-Time Image Processing, 2021, 18 : 2123 - 2134
  • [40] Implementation of Symbolic State Space Generator using Reduced Ordered Binary Decision Diagram based on SDES Description in PDETOOL Framework
    Fathi, Reza
    Azgomi, Mohammad Abdollahi
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2013, 13 (07): : 79 - 86